|
|
Patent #:
|
|
Issue Dt:
|
08/17/2004
|
Application #:
|
10635974
|
Filing Dt:
|
08/07/2003
|
Title:
|
MEMORY CIRCUIT FOR PROVIDING WORD LINE REDUNDANCY IN A MEMORY SECTOR
|
|
|
Patent #:
|
|
Issue Dt:
|
05/24/2005
|
Application #:
|
10636162
|
Filing Dt:
|
08/07/2003
|
Title:
|
TEST STRUCTURE FOR DETERMINING ELECTROMIGRATION AND INTERLAYER DIELECTRIC FAILURE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/27/2006
|
Application #:
|
10636336
|
Filing Dt:
|
08/06/2003
|
Title:
|
STRUCTURE AND METHOD TO REDUCE DRAIN INDUCED BARRIER LOWERING
|
|
|
Patent #:
|
|
Issue Dt:
|
10/03/2006
|
Application #:
|
10636337
|
Filing Dt:
|
08/06/2003
|
Publication #:
|
|
Pub Dt:
|
02/10/2005
| | | | |
Title:
|
LOW POWER CHARGE PUMP
|
|
|
Patent #:
|
|
Issue Dt:
|
08/29/2006
|
Application #:
|
10643967
|
Filing Dt:
|
08/20/2003
|
Publication #:
|
|
Pub Dt:
|
03/04/2004
| | | | |
Title:
|
SEMICONDUCTOR MEMORY DEVICE AND METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/12/2004
|
Application #:
|
10646080
|
Filing Dt:
|
08/22/2003
|
Title:
|
USE OF HIGH-K DIELECTRIC MATERIAL IN MODIFIED ONO STRUCTURE FOR SEMICONDUCTOR DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/09/2005
|
Application #:
|
10649994
|
Filing Dt:
|
08/28/2003
|
Publication #:
|
|
Pub Dt:
|
03/11/2004
| | | | |
Title:
|
SEMICONDUCTOR MEMORY CAPABLE OF BEING DRIVEN AT LOW VOLTAGE AND ITS MANUFACTURE METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
11/29/2005
|
Application #:
|
10650049
|
Filing Dt:
|
08/26/2003
|
Title:
|
CAM (CONTENT ADDRESSABLE MEMORY) CELLS AS PART OF CORE ARRAY IN FLASH MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/29/2005
|
Application #:
|
10650072
|
Filing Dt:
|
08/28/2003
|
Publication #:
|
|
Pub Dt:
|
03/11/2004
| | | | |
Title:
|
METHOD OF MANUFACTURING A MEMORY INTEGRATED CIRCUIT DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/08/2005
|
Application #:
|
10652035
|
Filing Dt:
|
09/02/2003
|
Publication #:
|
|
Pub Dt:
|
06/10/2004
| | | | |
Title:
|
MEMORY CIRCUIT WITH REDUNDANT CONFIGURATION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/31/2005
|
Application #:
|
10654739
|
Filing Dt:
|
09/03/2003
|
Title:
|
PATTERNING FOR ELONGATED VSS CONTACT ON FLASH MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
01/31/2006
|
Application #:
|
10655179
|
Filing Dt:
|
09/04/2003
|
Title:
|
MEMORY CELL STRUCTURE HAVING NITRIDE LAYER WITH REDUCED CHARGE LOSS AND METHOD FOR FABRICATING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
07/19/2005
|
Application #:
|
10655936
|
Filing Dt:
|
09/04/2003
|
Title:
|
METHOD OF FABRICATING A FLOATING GATE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/08/2005
|
Application #:
|
10658428
|
Filing Dt:
|
09/10/2003
|
Publication #:
|
|
Pub Dt:
|
05/27/2004
| | | | |
Title:
|
SEMICONDUCTOR MEMORY ENABLING CORRECT SUBSTITUTION OF REDUNDANT CELL ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/28/2005
|
Application #:
|
10658506
|
Filing Dt:
|
09/09/2003
|
Publication #:
|
|
Pub Dt:
|
07/15/2004
| | | | |
Title:
|
MEMORY DEVICE HAVING HIGH WORK FUNCTION GATE AND METHOD OF ERASING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
01/29/2008
|
Application #:
|
10658882
|
Filing Dt:
|
09/09/2003
|
Title:
|
METHOD AND APPARATUS FOR COUPLING TO A COMMON LINE IN AN ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/19/2008
|
Application #:
|
10658936
|
Filing Dt:
|
09/09/2003
|
Title:
|
FLASH MEMORY WITH HIGH-K DIELECTRIC MATERIAL BETWEEN SUBSTRATE AND GATE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/15/2007
|
Application #:
|
10658937
|
Filing Dt:
|
09/09/2003
|
Title:
|
METHOD AND APPARATUS FOR COUPLING TO A SOURCE LINE IN A MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/02/2004
|
Application #:
|
10660420
|
Filing Dt:
|
09/10/2003
|
Title:
|
HIGH DENSITY FLOATING GATE FLASH MEMORY AND FABRICATION PROCESSES THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
09/13/2005
|
Application #:
|
10661720
|
Filing Dt:
|
09/11/2003
|
Title:
|
A FLASH MEMORY CELL WITH DRAIN AND SOURCE FORMED BY DIFFUSION OF A DOPANT FROM A SILICIDE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/11/2006
|
Application #:
|
10662011
|
Filing Dt:
|
09/11/2003
|
Title:
|
METHOD FOR FABRICATING A MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/29/2005
|
Application #:
|
10662810
|
Filing Dt:
|
09/16/2003
|
Publication #:
|
|
Pub Dt:
|
05/13/2004
| | | | |
Title:
|
SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
04/26/2005
|
Application #:
|
10672093
|
Filing Dt:
|
09/26/2003
|
Title:
|
METHOD OF MANUFACTURING A SEMICONDUCTOR MEMORY WITH DEUTERATED MATERIALS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/30/2005
|
Application #:
|
10676612
|
Filing Dt:
|
10/01/2003
|
Title:
|
ORGANIC MEMORY CELL FORMATION ON AG SUBSTRATE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/27/2005
|
Application #:
|
10677031
|
Filing Dt:
|
10/01/2003
|
Title:
|
MEMORY DEVICE AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
02/08/2005
|
Application #:
|
10677042
|
Filing Dt:
|
10/01/2003
|
Title:
|
SELF ASSEMBLY OF CONDUCTING POLYMER FOR FORMATION OF POLYMER MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
12/06/2005
|
Application #:
|
10677073
|
Filing Dt:
|
10/01/2003
|
Title:
|
MEMORY DEVICE AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
11/22/2005
|
Application #:
|
10677790
|
Filing Dt:
|
10/02/2003
|
Publication #:
|
|
Pub Dt:
|
04/07/2005
| | | | |
Title:
|
MEMORY DEVICE AND METHOD USING POSITIVE GATE STRESS TO RECOVER OVERERASED CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
05/24/2005
|
Application #:
|
10678446
|
Filing Dt:
|
10/03/2003
|
Title:
|
EFFICIENT AND ACCURATE SENSING CIRCUIT AND TECHNIQUE FOR LOW VOLTAGE FLASH MEMORY DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
11/08/2005
|
Application #:
|
10679179
|
Filing Dt:
|
10/03/2003
|
Title:
|
CIRCUIT AND TECHNIQUE FOR ACCURATELY SENSING LOW VOLTAGE FLASH MEMORY DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
10/25/2005
|
Application #:
|
10679774
|
Filing Dt:
|
10/06/2003
|
Title:
|
FLASH MEMORY DEVICE AND METHOD OF FABRICATION THEREOF INCLUDING A BOTTOM OXIDE LAYER WITH TWO REGIONS WITH DIFFERENT CONCENTRATIONS OF NITROGEN
|
|
|
Patent #:
|
|
Issue Dt:
|
12/27/2005
|
Application #:
|
10682299
|
Filing Dt:
|
10/10/2003
|
Publication #:
|
|
Pub Dt:
|
11/11/2004
| | | | |
Title:
|
METHOD AND APPARATUS FOR MANUFACTURING SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/08/2005
|
Application #:
|
10683631
|
Filing Dt:
|
10/10/2003
|
Title:
|
RECESSED CHANNEL
|
|
|
Patent #:
|
|
Issue Dt:
|
11/15/2005
|
Application #:
|
10683649
|
Filing Dt:
|
10/10/2003
|
Publication #:
|
|
Pub Dt:
|
04/14/2005
| | | | |
Title:
|
RECESS CHANNEL FLASH ARCHITECTURE FOR REDUCED SHORT CHANNEL EFFECT
|
|
|
Patent #:
|
|
Issue Dt:
|
06/07/2005
|
Application #:
|
10684890
|
Filing Dt:
|
10/14/2003
|
Title:
|
NON VOLATILE CHARGE TRAPPING DIELECTRIC MEMORY CELL STRUCTURE WITH GATE HOLE INJECTION ERASE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/28/2005
|
Application #:
|
10685044
|
Filing Dt:
|
10/14/2003
|
Publication #:
|
|
Pub Dt:
|
04/14/2005
| | | | |
Title:
|
MEMORY CELL ARRAY WITH STAGGERED LOCAL INTER-CONNECT STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/21/2005
|
Application #:
|
10696234
|
Filing Dt:
|
10/28/2003
|
Title:
|
METHOD FOR FORMING A DIELECTRIC SPACER IN A NON-VOLATILE MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/21/2006
|
Application #:
|
10699903
|
Filing Dt:
|
11/03/2003
|
Publication #:
|
|
Pub Dt:
|
05/05/2005
| | | | |
Title:
|
SIDEWALL FORMATION FOR HIGH DENSITY POLYMER MEMORY ELEMENT ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
10/18/2005
|
Application #:
|
10700021
|
Filing Dt:
|
11/03/2003
|
Title:
|
MEMORY ELEMENT FORMATION WITH PHOTOSENSITIVE POLYMER DIELECTRIC
|
|
|
Patent #:
|
|
Issue Dt:
|
02/07/2006
|
Application #:
|
10700414
|
Filing Dt:
|
11/04/2003
|
Title:
|
MINIMIZATION OF FG-FG COUPLING IN FLASH MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/22/2005
|
Application #:
|
10701780
|
Filing Dt:
|
11/05/2003
|
Title:
|
METHOD AND STRUCTURE FOR PROTECTING NROM DEVICES FROM INDUCED CHARGE DAMAGE DURING DEVICE FABRICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
11/29/2005
|
Application #:
|
10703860
|
Filing Dt:
|
11/07/2003
|
Title:
|
METHOD AND SYSTEM FOR TESTING ARTICLES OF MANUFACTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/13/2007
|
Application #:
|
10705881
|
Filing Dt:
|
11/13/2003
|
Publication #:
|
|
Pub Dt:
|
05/20/2004
| | | | |
Title:
|
METHOD FOR FABRICATING A SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/02/2006
|
Application #:
|
10714909
|
Filing Dt:
|
11/18/2003
|
Publication #:
|
|
Pub Dt:
|
06/10/2004
| | | | |
Title:
|
SEMICONDUCTOR MEMORY DEVICE AND METHOD OF FABRICATING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
08/23/2005
|
Application #:
|
10716209
|
Filing Dt:
|
11/18/2003
|
Title:
|
TIGHTLY SPACED GATE FORMATION THROUGH DAMASCENE PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/17/2005
|
Application #:
|
10716230
|
Filing Dt:
|
11/18/2003
|
Title:
|
DUAL CELL MEMORY DEVICE HAVING A TOP DIELECTRIC STACK
|
|
|
Patent #:
|
|
Issue Dt:
|
09/27/2005
|
Application #:
|
10717622
|
Filing Dt:
|
11/21/2003
|
Publication #:
|
|
Pub Dt:
|
05/27/2004
| | | | |
Title:
|
NONVOLATILE SEMICONDUCTOR MEMORY DEVICE STORING TWO-BIT INFORMATION
|
|
|
Patent #:
|
|
Issue Dt:
|
01/24/2006
|
Application #:
|
10718707
|
Filing Dt:
|
11/24/2003
|
Title:
|
METHODS FOR FORMING NITROGEN-RICH REGIONS IN NON-VOLATILE SEMICONDUCTOR MEMORY DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
09/27/2005
|
Application #:
|
10721643
|
Filing Dt:
|
11/24/2003
|
Title:
|
READING FLASH MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/23/2005
|
Application #:
|
10726508
|
Filing Dt:
|
12/04/2003
|
Publication #:
|
|
Pub Dt:
|
06/09/2005
| | | | |
Title:
|
FLASH MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/03/2006
|
Application #:
|
10726829
|
Filing Dt:
|
12/03/2003
|
Title:
|
POST CMP PRECURSOR TREATMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
03/14/2006
|
Application #:
|
10726868
|
Filing Dt:
|
12/03/2003
|
Title:
|
DIELECTRIC PATTERN FORMATION FOR ORGANIC ELECTRONIC DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
02/27/2007
|
Application #:
|
10727481
|
Filing Dt:
|
12/05/2003
|
Publication #:
|
|
Pub Dt:
|
07/01/2004
| | | | |
Title:
|
METHOD FOR STORING IN NONVOLATILE MEMORY AND STORAGE UNIT
|
|
|
Patent #:
|
|
Issue Dt:
|
01/11/2005
|
Application #:
|
10728510
|
Filing Dt:
|
12/05/2003
|
Title:
|
NEUTRON DETECTING DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/08/2005
|
Application #:
|
10729732
|
Filing Dt:
|
12/05/2003
|
Title:
|
HARD MASK SPACER FOR SUBLITHOGRAPHIC BITLINE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/27/2005
|
Application #:
|
10731494
|
Filing Dt:
|
12/09/2003
|
Title:
|
PROCESS FOR FABRICATION OF SPACER LAYER WITH REDUCED HYDROGEN CONTENT IN SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/18/2005
|
Application #:
|
10731659
|
Filing Dt:
|
12/09/2003
|
Title:
|
PROCESS FOR FABRICATION OF NITRIDE LAYER WITH REDUCED HYDROGEN CONTENT IN ONO STRUCTURE IN SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/01/2005
|
Application #:
|
10738301
|
Filing Dt:
|
12/16/2003
|
Title:
|
METHOD AND DEVICE FOR PROGRAMMING CELLS IN A MEMORY ARRAY IN A NARROW DISTRIBUTION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/30/2007
|
Application #:
|
10738322
|
Filing Dt:
|
12/16/2003
|
Title:
|
FLASH MEMORY WITH BURIED BIT LINES
|
|
|
Patent #:
|
|
Issue Dt:
|
11/29/2005
|
Application #:
|
10747692
|
Filing Dt:
|
12/30/2003
|
Publication #:
|
|
Pub Dt:
|
09/16/2004
| | | | |
Title:
|
SEMICONDUCTOR MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
10/03/2006
|
Application #:
|
10754948
|
Filing Dt:
|
01/08/2004
|
Title:
|
INTEGRATED ONO PROCESSING FOR SEMICONDUCTOR DEVICES USING IN-SITU STEAM GENERATION (ISSG) PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/29/2005
|
Application #:
|
10755430
|
Filing Dt:
|
01/12/2004
|
Title:
|
NARROW BITLINE USING SAFIER FOR MIRRORBIT
|
|
|
Patent #:
|
|
Issue Dt:
|
10/25/2005
|
Application #:
|
10755740
|
Filing Dt:
|
01/12/2004
|
Publication #:
|
|
Pub Dt:
|
07/14/2005
| | | | |
Title:
|
POCKET IMPLANT FOR COMPLEMENTARY BIT DISTURB IMPROVEMENT AND CHARGING IMPROVEMENT OF SONOS MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
04/04/2006
|
Application #:
|
10755979
|
Filing Dt:
|
01/12/2004
|
Title:
|
SUBSTRATE BIAS FOR PROGRAMMING NON-VOLATILE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/14/2006
|
Application #:
|
10756573
|
Filing Dt:
|
01/12/2004
|
Title:
|
HIGH VOLTAGE TRANSISTOR SCALING TILT ION IMPLANT METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
05/01/2007
|
Application #:
|
10756585
|
Filing Dt:
|
01/12/2004
|
Title:
|
METHOD AND STRUCTURE FOR CONTROLLING FLOATING BODY EFFECTS
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
10758148
|
Filing Dt:
|
01/14/2004
|
Publication #:
|
|
Pub Dt:
|
07/14/2005
| | | | |
Title:
|
Efficient use of wafer area with device under the pad approach
|
|
|
Patent #:
|
|
Issue Dt:
|
03/28/2006
|
Application #:
|
10758173
|
Filing Dt:
|
01/14/2004
|
Title:
|
ELECTROSTATIC DISCHARGE PERFORMANCE OF A SILICON STRUCTURE AND EFFICIENT USE OF AREA WITH ELECTROSTATIC DISCHARGE PROTECTIVE DEVICE UNDER THE PAD APPROACH AND ADJUSTMENT OF VIA CONFIGURATION THERETO TO CONTROL DRAIN JUNCTION RESISTANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/30/2004
|
Application #:
|
10759809
|
Filing Dt:
|
01/16/2004
|
Title:
|
STRUCTURE FOR INCREASING DRIVE CURRENT IN A MEMORY ARRAY AND RELATED METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
04/11/2006
|
Application #:
|
10759855
|
Filing Dt:
|
01/16/2004
|
Title:
|
FLEXIBLE CASCODE AMPLIFIER CIRCUIT WITH HIGH GAIN FOR FLASH MEMORY CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/16/2004
|
Application #:
|
10762071
|
Filing Dt:
|
01/20/2004
|
Title:
|
METHOD FOR ERASING A MEMORY SECTOR IN VIRTUAL GROUND ARCHITECTURE WITH REDUCED LEAKAGE CURRENT
|
|
|
Patent #:
|
|
Issue Dt:
|
11/27/2007
|
Application #:
|
10762445
|
Filing Dt:
|
01/22/2004
|
Publication #:
|
|
Pub Dt:
|
07/28/2005
| | | | |
Title:
|
STRUCTURE AND METHOD FOR LOW VSS RESISTANCE AND REDUCED DIBL IN A FLOATING GATE MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
01/17/2006
|
Application #:
|
10768188
|
Filing Dt:
|
02/02/2004
|
Publication #:
|
|
Pub Dt:
|
11/04/2004
| | | | |
Title:
|
SEMICONDUCTOR MEMORY DEVICE AND MANUFACTURING METHOD THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
10/25/2005
|
Application #:
|
10770010
|
Filing Dt:
|
02/03/2004
|
Title:
|
NON -VOLATILE MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/28/2006
|
Application #:
|
10770245
|
Filing Dt:
|
02/02/2004
|
Title:
|
DISPOSABLE HARD MASK FOR MEMORY BITLINE SCALING
|
|
|
Patent #:
|
|
Issue Dt:
|
01/24/2006
|
Application #:
|
10770260
|
Filing Dt:
|
02/02/2004
|
Title:
|
FLASH MEMORY CELL WITH UV PROTECTIVE LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
08/09/2005
|
Application #:
|
10770673
|
Filing Dt:
|
02/02/2004
|
Title:
|
BITLINE HARD MASK SPACER FLOW FOR MEMORY CELL SCALING
|
|
|
Patent #:
|
|
Issue Dt:
|
04/11/2006
|
Application #:
|
10776850
|
Filing Dt:
|
02/11/2004
|
Publication #:
|
|
Pub Dt:
|
08/19/2004
| | | | |
Title:
|
MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/07/2007
|
Application #:
|
10776870
|
Filing Dt:
|
02/11/2004
|
Publication #:
|
|
Pub Dt:
|
08/19/2004
| | | | |
Title:
|
ACTIVE PROGRAMMING AND OPERATION OF A MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/07/2007
|
Application #:
|
10791417
|
Filing Dt:
|
03/02/2004
|
Title:
|
TESTING FOR OPERATING LIFE OF A MEMORY DEVICE WITH ADDRESS CYCLING USING A GRAY CODE SEQUENCE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/11/2006
|
Application #:
|
10795890
|
Filing Dt:
|
03/08/2004
|
Title:
|
SEMICONDUCTOR COMPONENT AND METHOD OF MANUFACTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/14/2006
|
Application #:
|
10795924
|
Filing Dt:
|
03/08/2004
|
Title:
|
SEMICONDUCTOR COMPONENT AND METHOD OF MANUFACTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/04/2007
|
Application #:
|
10799413
|
Filing Dt:
|
03/12/2004
|
Title:
|
AVOIDING FIELD OXIDE GOUGING IN SHALLOW TRENCH ISOLATION (STI) REGIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/27/2006
|
Application #:
|
10812703
|
Filing Dt:
|
03/30/2004
|
Title:
|
RECESSED CHANNEL WITH SEPARATED ONO MEMORY DEVICE
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
10817131
|
Filing Dt:
|
04/02/2004
|
Publication #:
|
|
Pub Dt:
|
10/13/2005
| | | | |
Title:
|
In-situ surface treatment for memory cell formation
|
|
|
Patent #:
|
|
Issue Dt:
|
03/03/2009
|
Application #:
|
10817186
|
Filing Dt:
|
04/02/2004
|
Title:
|
USING ORGANIC SEMICONDUCTOR MEMORY IN CONJUNCTION WITH A MEMS ACTUATOR FOR AN ULTRA HIGH DENSITY MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
10/27/2009
|
Application #:
|
10817467
|
Filing Dt:
|
04/02/2004
|
Publication #:
|
|
Pub Dt:
|
10/13/2005
| | | | |
Title:
|
POLYMER DIELECTRICS FOR MEMORY ELEMENT ARRAY INTERCONNECT
|
|
|
Patent #:
|
|
Issue Dt:
|
03/28/2006
|
Application #:
|
10818112
|
Filing Dt:
|
04/05/2004
|
Publication #:
|
|
Pub Dt:
|
09/30/2004
| | | | |
Title:
|
UV-BLOCKING LAYER FOR REDUCING UV-INDUCED CHARGING OF SONOS DUAL-BIT FLASH MEMORY DEVICES IN BEOL PROCESSING
|
|
|
Patent #:
|
|
Issue Dt:
|
08/21/2007
|
Application #:
|
10818261
|
Filing Dt:
|
04/02/2004
|
Publication #:
|
|
Pub Dt:
|
01/13/2005
| | | | |
Title:
|
MEMORY DEVICE AND METHODS OF USING AND MAKING THE DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/27/2006
|
Application #:
|
10819162
|
Filing Dt:
|
04/07/2004
|
Title:
|
FLASH MEMORY DEVICE AND METHOD OF FORMING THE SAME WITH IMPROVED GATE BREAKDOWN AND ENDURANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/09/2005
|
Application #:
|
10821312
|
Filing Dt:
|
04/08/2004
|
Title:
|
NARROW WIDE SPACER
|
|
|
Patent #:
|
|
Issue Dt:
|
12/15/2009
|
Application #:
|
10823970
|
Filing Dt:
|
04/13/2004
|
Title:
|
SEMICONDUCTOR DEVICE HAVING A PAD METAL LAYER AND A LOWER METAL LAYER THAT ARE ELECTRICALLY COUPLED, WHEREAS APERTURES ARE FORMED IN THE LOWER METAL LAYER BELOW A CENTER AREA OF THE PAD METAL LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
03/07/2006
|
Application #:
|
10823972
|
Filing Dt:
|
04/13/2004
|
Title:
|
MEMORY DEVICE WITH AN ALTERNATING VSS INTERCONNECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/19/2006
|
Application #:
|
10835341
|
Filing Dt:
|
04/28/2004
|
Title:
|
METHOD FOR PROVIDING SHORT CHANNEL EFFECT CONTROL USING A SILICIDE VSS LINE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/09/2007
|
Application #:
|
10838215
|
Filing Dt:
|
05/05/2004
|
Title:
|
FLASH MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/16/2007
|
Application #:
|
10838962
|
Filing Dt:
|
05/04/2004
|
Title:
|
METHOD FOR MINIMIZING FALSE DETECTION OF STATES IN FLASH MEMORY DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/18/2006
|
Application #:
|
10839561
|
Filing Dt:
|
05/04/2004
|
Title:
|
METHOD AND APPARATUS FOR ELIMINATING WORD LINE BENDING BY SOURCE SIDE IMPLANTATION
|
|
|
Patent #:
|
|
Issue Dt:
|
11/28/2006
|
Application #:
|
10839562
|
Filing Dt:
|
05/04/2004
|
Title:
|
POSITIVE GATE STRESS DURING ERASE TO IMPROVE RETENTION IN MULTI-LEVEL, NON-VOLATILE FLASH MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
01/09/2007
|
Application #:
|
10839614
|
Filing Dt:
|
05/05/2004
|
Publication #:
|
|
Pub Dt:
|
11/10/2005
| | | | |
Title:
|
METHODS AND APPARATUS FOR WORDLINE PROTECTION IN FLASH MEMORY DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
11/08/2005
|
Application #:
|
10839626
|
Filing Dt:
|
05/04/2004
|
Title:
|
MEMORY ARRAY WITH MEMORY CELLS HAVING REDUCED SHORT CHANNEL EFFECTS
|
|