Total properties:
384
Page
1
of
4
Pages:
1 2 3 4
|
|
Patent #:
|
|
Issue Dt:
|
12/05/2000
|
Application #:
|
09039299
|
Filing Dt:
|
03/14/1998
|
Title:
|
PROGRAMMABLE CONTROLLING DEVICE WITH NON-VOLATILE FERROELECTRIC STATE-MACHINES FOR RESTARTING PROCESSOR WHEN POWER IS RESTORED WITH EXECUTION STATES RETAINED IN SAID NON-VOLATILE STATE-MACHINES ON POWER DOWN
|
|
|
Patent #:
|
|
Issue Dt:
|
01/09/2001
|
Application #:
|
09078872
|
Filing Dt:
|
05/14/1998
|
Title:
|
FIELD PROGRAMMABLE GATE ARRAY (FPGA) EMULATOR FOR DEBUGGING SOFTWARE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/07/2000
|
Application #:
|
09078952
|
Filing Dt:
|
05/14/1998
|
Title:
|
MICROCONTROLLER INCORPORATING AN ENHANCED PERIPHERAL CONTROLLER FOR AUTOMATIC UPDATING THE CONFIGURATION DATA OF MULTIPLE PERIPHERALS BY USING A FERROELECTRIC MEMORY ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
04/09/2002
|
Application #:
|
09110115
|
Filing Dt:
|
07/02/1998
|
Title:
|
METHOD OF SELF-ALIGNING A FLOATING GATE TO A CONTROL GATE AND TO AN ISOLATION IN AN ELECTRICALLY ERASABLE AND PROGRAMMABLE MEMORY CELL, AND A CELL MADE THEREBY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/22/2000
|
Application #:
|
09118736
|
Filing Dt:
|
07/17/1998
|
Title:
|
SMART CARD COMPRISING INTEGRATED CIRCUITRY INCLUDING EPROM
AND ERROR CHECK AND CORRECTION SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
08/28/2001
|
Application #:
|
09231928
|
Filing Dt:
|
01/14/1999
|
Title:
|
ARRAY ARCHITECTURE AND OPERATING METHOD FOR DIGITAL MULTILEVEL NONVOLATILE MEMORY INTERGATED CIRCUIT SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
10/31/2000
|
Application #:
|
09255360
|
Filing Dt:
|
02/23/1999
|
Title:
|
NONVOLATILE MEMORY WITH SELF-ALIGNED FLOATING GATE AND FABRICATION PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/18/2000
|
Application #:
|
09275670
|
Filing Dt:
|
03/24/1999
|
Title:
|
FLASH MEMORY CELL WITH SELF-ALIGNED GATES AND FABRICATION PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/20/2001
|
Application #:
|
09281570
|
Filing Dt:
|
03/30/1999
|
Title:
|
CHARGE PUMP CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
11/06/2001
|
Application #:
|
09322126
|
Filing Dt:
|
05/27/1999
|
Title:
|
FLASH MEMORY CELL WITH THIN FLOATING GATE WITH ROUNDED SIDE WALL
|
|
|
Patent #:
|
|
Issue Dt:
|
02/06/2001
|
Application #:
|
09337569
|
Filing Dt:
|
06/22/1999
|
Title:
|
VOLTAGE SENSING CIRCUIT AND METHOD FOR PREVENTING A LOW-VOLTAGE FROM BEING INADVERTENTLY SENSED AS A HIGH-VOLTAGE DURING POWER-UP OR POWER-DOWN
|
|
|
Patent #:
|
|
Issue Dt:
|
07/08/2003
|
Application #:
|
09338451
|
Filing Dt:
|
06/22/1999
|
Title:
|
FLASH MEMORY WITH ALTERABLE ERASE SECTOR SIZE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/24/2001
|
Application #:
|
09370557
|
Filing Dt:
|
08/09/1999
|
Title:
|
MEMORY CELL WITH SELF-ALIGNED FLOATING GATE AND SEPARATE SELECT GATE, AND FABRICATION PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/01/2000
|
Application #:
|
09390060
|
Filing Dt:
|
09/03/1999
|
Title:
|
WORD LINE AND SOURCE LINE DRIVER CIRCUITRIES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/11/2001
|
Application #:
|
09401173
|
Filing Dt:
|
09/22/1999
|
Title:
|
SELF ALIGNED METHOD OF FORMING A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS AND A MEMORY ARRAY MADE THEREBY
|
|
|
Patent #:
|
|
Issue Dt:
|
02/25/2003
|
Application #:
|
09401622
|
Filing Dt:
|
09/22/1999
|
Publication #:
|
|
Pub Dt:
|
08/15/2002
| | | | |
Title:
|
SELF-ALIGNED NON-VOLATILE RANDOM ACCESS MEMORY CELL AND PROCESS TO MAKE THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
02/06/2001
|
Application #:
|
09412854
|
Filing Dt:
|
10/05/1999
|
Title:
|
MEMORY CELL WITH SELF-ALIGNED FLOATING GATE AND SEPARATE SELECT GATE, AND FABRICATION PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/18/2001
|
Application #:
|
09420318
|
Filing Dt:
|
10/19/1999
|
Title:
|
MEMORY MANAGEMENT METHOD AND APPARATUS FOR PARTITIONING HOMOGENEOUS MEMORY AND RESTRICTING ACCESS OF INSTALLED APPLICATIONS TO PREDETERMINED MEMORY RANGES
|
|
|
Patent #:
|
|
Issue Dt:
|
09/18/2001
|
Application #:
|
09427885
|
Filing Dt:
|
10/26/1999
|
Title:
|
FLASH MEMORY CELL WITH SELF-ALIGNED GATES AND FABRICATION PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/05/2001
|
Application #:
|
09428291
|
Filing Dt:
|
10/27/1999
|
Title:
|
CLAMP CIRCUIT USING PMOS-TRANSISTORS WITH A WEAK TEMPERATURE DEPENDENCY
|
|
|
Patent #:
|
|
Issue Dt:
|
09/09/2003
|
Application #:
|
09507219
|
Filing Dt:
|
02/18/2000
|
Title:
|
AN IMPROVED OSCILLATOR AND CURRENT SOURCE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/31/2001
|
Application #:
|
09507220
|
Filing Dt:
|
02/18/2000
|
Title:
|
Output stage for a charge pump and a charge pump made thereby
|
|
|
Patent #:
|
|
Issue Dt:
|
05/06/2003
|
Application #:
|
09507234
|
Filing Dt:
|
02/18/2000
|
Title:
|
METHOD AND APPARATUS FOR TESTING A NON-VOLATILE MEMORY ARRAY HAVING A LOW NUMBER OF OUTPUT PINS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/24/2001
|
Application #:
|
09507570
|
Filing Dt:
|
02/18/2000
|
Title:
|
Non-volatile flip-flop circuit
|
|
|
Patent #:
|
|
Issue Dt:
|
09/04/2001
|
Application #:
|
09523828
|
Filing Dt:
|
03/13/2000
|
Title:
|
Precision programming of nonvolatile memory cells
|
|
|
Patent #:
|
|
Issue Dt:
|
10/28/2003
|
Application #:
|
09527373
|
Filing Dt:
|
03/16/2000
|
Title:
|
Differential non-volatile content addressable memory cell and array
|
|
|
Patent #:
|
|
Issue Dt:
|
07/16/2002
|
Application #:
|
09531131
|
Filing Dt:
|
03/17/2000
|
Title:
|
METHOD AND APPARATUS FOR DETECTING A TAMPER CONDITION AND ISOLATING A CIRCUIT THEREFROM
|
|
|
Patent #:
|
|
Issue Dt:
|
09/18/2001
|
Application #:
|
09536387
|
Filing Dt:
|
03/28/2000
|
Title:
|
Isolation circuit and method for controlling discharge of high-voltage in a flash EEPROM
|
|
|
Patent #:
|
|
Issue Dt:
|
04/17/2001
|
Application #:
|
09561710
|
Filing Dt:
|
05/01/2000
|
Title:
|
Reduction of data dependent power supply noise when sensing the state of a memory cell
|
|
|
Patent #:
|
|
Issue Dt:
|
06/12/2001
|
Application #:
|
09562490
|
Filing Dt:
|
05/01/2000
|
Title:
|
Integrated memory circuit having a flash memory array and at least one sram memory array with internal address and data bus for transfer of signals therebetween
|
|
|
Patent #:
|
|
Issue Dt:
|
06/04/2002
|
Application #:
|
09564324
|
Filing Dt:
|
05/03/2000
|
Title:
|
Electronically-eraseable programmable read-only memory having reduced-page-size program and erase
|
|
|
Patent #:
|
|
Issue Dt:
|
05/08/2001
|
Application #:
|
09574387
|
Filing Dt:
|
05/19/2000
|
Title:
|
Voltage regulating circuit with a clamp up circuit and a clamp down circuit operating in tandem
|
|
|
Patent #:
|
|
Issue Dt:
|
07/30/2002
|
Application #:
|
09576394
|
Filing Dt:
|
05/22/2000
|
Title:
|
FLASH MEMORY CELL WITH CONTACTLESS BIT LINE, AND PROCESS OF FABRICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/28/2002
|
Application #:
|
09627917
|
Filing Dt:
|
07/28/2000
|
Title:
|
TESTING OF MULTILEVEL SEMICONDUCTOR MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
07/02/2002
|
Application #:
|
09661681
|
Filing Dt:
|
09/14/2000
|
Title:
|
BIAS GENERATING CIRCUIT FOR USE WITH AN OSCILLATING CIRCUIT IN AN INTEGRATED CIRCUIT CHARGE PUMP
|
|
|
Patent #:
|
|
Issue Dt:
|
04/30/2002
|
Application #:
|
09718650
|
Filing Dt:
|
11/21/2000
|
Title:
|
TIMING INDEPENDENT CURRENT COMPARISON AND SELF-LATCHING DATA CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
05/20/2003
|
Application #:
|
09726690
|
Filing Dt:
|
11/29/2000
|
Publication #:
|
|
Pub Dt:
|
05/30/2002
| | | | |
Title:
|
POWER ON CIRCUIT FOR GENERATING RESET SIGNAL
|
|
|
Patent #:
|
|
Issue Dt:
|
02/10/2004
|
Application #:
|
09742861
|
Filing Dt:
|
12/20/2000
|
Publication #:
|
|
Pub Dt:
|
07/05/2001
| | | | |
Title:
|
INTEGRATED CIRCUIT PROVIDED WITH MEAND FOR CALIBRATING AN ELECTRIC MODULE AND METHOD FOR CALIBRATING AN ELECTRIC MODULE OF AN INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
07/08/2003
|
Application #:
|
09768984
|
Filing Dt:
|
01/23/2001
|
Publication #:
|
|
Pub Dt:
|
09/06/2001
| | | | |
Title:
|
MEMORY CELL WITH SELF-ALIGNED FLOATING GATE AND SEPARATE SELECT GATE, AND FABRICATION PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/15/2002
|
Application #:
|
09802184
|
Filing Dt:
|
03/08/2001
|
Publication #:
|
|
Pub Dt:
|
11/08/2001
| | | | |
Title:
|
REDUCTION OF DATA DEPENDENT POWER SUPPLY NOISE WHEN SENSING THE STATE OF A MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
01/17/2006
|
Application #:
|
09809897
|
Filing Dt:
|
03/16/2001
|
Publication #:
|
|
Pub Dt:
|
09/19/2002
| | | | |
Title:
|
ON-CHIP METHOD AND APPARATUS FOR TESTING SEMICONDUCTOR CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/06/2002
|
Application #:
|
09823032
|
Filing Dt:
|
03/29/2001
|
Publication #:
|
|
Pub Dt:
|
02/14/2002
| | | | |
Title:
|
METHOD OF SELF-ALIGNING A FLOATING GATE TO A CONTROL GATE AND TO AN ISOLATION IN AN ELECTRICALLY ERASABLE AND PROGRAMMABLE MEMORY CELL, AND A CELL MADE THEREBY
|
|
|
Patent #:
|
|
Issue Dt:
|
02/15/2005
|
Application #:
|
09839107
|
Filing Dt:
|
04/20/2001
|
Publication #:
|
|
Pub Dt:
|
12/05/2002
| | | | |
Title:
|
WIRELESS IC INTERCONNECTION METHOD AND SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
05/28/2002
|
Application #:
|
09860706
|
Filing Dt:
|
05/18/2001
|
Title:
|
CONTROL CIRCUIT FOR A NON-VOLATILE MEMORY ARRAY FOR CONTROLLING THE RAMP RATE OF HIGH VOLTAGE APPLIED TO THE MEMORY CELLS AND TO LIMIT THE CURRENT DRAWN THEREFROM
|
|
|
Patent #:
|
|
Issue Dt:
|
01/07/2003
|
Application #:
|
09862078
|
Filing Dt:
|
05/21/2001
|
Publication #:
|
|
Pub Dt:
|
01/24/2002
| | | | |
Title:
|
FLASH MEMORY CELL WITH CONTACTLESS BIT LINE, AND PROCESS OF FABRICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
01/07/2003
|
Application #:
|
09898582
|
Filing Dt:
|
07/02/2001
|
Publication #:
|
|
Pub Dt:
|
03/28/2002
| | | | |
Title:
|
ARRAY ARCHITECTURE AND OPERATING METHODS FOR DIGITAL MULTILEVEL NONVOLATILE MEMORY INTEGRATED CIRCUIT SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
09/24/2002
|
Application #:
|
09903919
|
Filing Dt:
|
07/12/2001
|
Title:
|
METHOD AND APPARATUS FOR SENSING A MEMORY SIGNAL FROM A SELECTED MEMORY CELL OF A MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/03/2002
|
Application #:
|
09904160
|
Filing Dt:
|
07/11/2001
|
Title:
|
BITLINE PRECHARGE MATCHING
|
|
|
Patent #:
|
|
Issue Dt:
|
11/26/2002
|
Application #:
|
09909817
|
Filing Dt:
|
07/20/2001
|
Publication #:
|
|
Pub Dt:
|
12/13/2001
| | | | |
Title:
|
PRECISION PROGRAMMING OF NONVOLATILE MEMORY CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/30/2003
|
Application #:
|
09916423
|
Filing Dt:
|
07/26/2001
|
Publication #:
|
|
Pub Dt:
|
10/03/2002
| | | | |
Title:
|
A SELF-ALIGNED FLOATING GATE POLY FOR A FLASH E2PROM CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
04/27/2004
|
Application #:
|
09916555
|
Filing Dt:
|
07/26/2001
|
Publication #:
|
|
Pub Dt:
|
03/21/2002
| | | | |
Title:
|
A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH LOW RESISTANCE SOURCE REGIONS AND HIGH SOURCE COUPLING
|
|
|
Patent #:
|
|
Issue Dt:
|
11/22/2005
|
Application #:
|
09916618
|
Filing Dt:
|
07/26/2001
|
Publication #:
|
|
Pub Dt:
|
10/10/2002
| | | | |
Title:
|
SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH VERTICAL CONTROL GATE SIDEWALLS AND INSULATION SPACERS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/15/2005
|
Application #:
|
09916619
|
Filing Dt:
|
07/26/2001
|
Publication #:
|
|
Pub Dt:
|
03/21/2002
| | | | |
Title:
|
A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH CONTROL GATE SPACER PORTIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/30/2003
|
Application #:
|
09917023
|
Filing Dt:
|
07/26/2001
|
Publication #:
|
|
Pub Dt:
|
03/21/2002
| | | | |
Title:
|
SELF ALIGNED METHOD OF FORMING A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH CONTROL GATES PROTRUDING PORTIONS, AND A MEMORY ARRAY MADE THEREBY
|
|
|
Patent #:
|
|
Issue Dt:
|
02/11/2003
|
Application #:
|
09929370
|
Filing Dt:
|
08/13/2001
|
Publication #:
|
|
Pub Dt:
|
04/04/2002
| | | | |
Title:
|
ARRAY ARCHITECTURE AND OPERATING METHODS FOR DIGITAL MULTILEVEL NONVOLATILE MEMORY INTEGRATED CIRCUIT SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
06/15/2004
|
Application #:
|
09929542
|
Filing Dt:
|
08/13/2001
|
Publication #:
|
|
Pub Dt:
|
04/11/2002
| | | | |
Title:
|
ARRAY ARCHITECTURE AND OPERATING METHODS FOR DIGITAL MULTILEVEL NONVOLATILE MEMORY INTEGRATED CIRCUIT SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
09/24/2002
|
Application #:
|
09930811
|
Filing Dt:
|
08/15/2001
|
Title:
|
METHOD AND APPARATUS FOR STRAPPING A PLURALITY OF POLYSILICON LINES IN A SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/13/2003
|
Application #:
|
09931956
|
Filing Dt:
|
08/16/2001
|
Publication #:
|
|
Pub Dt:
|
07/11/2002
| | | | |
Title:
|
A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH FLOATING GATES HAVING MULTIPLE SHARP EDGES
|
|
|
Patent #:
|
|
Issue Dt:
|
03/04/2003
|
Application #:
|
09954387
|
Filing Dt:
|
09/10/2001
|
Publication #:
|
|
Pub Dt:
|
03/13/2003
| | | | |
Title:
|
INTEGRATED CIRCUIT FOR CONCURRENT FLASH MEMORY WITH UNEVEN ARRAY ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/05/2002
|
Application #:
|
09960544
|
Filing Dt:
|
09/21/2001
|
Title:
|
REPROGRAMMABLE FUSE AND METHOD OF OPERATING
|
|
|
Patent #:
|
|
Issue Dt:
|
07/08/2003
|
Application #:
|
09960589
|
Filing Dt:
|
09/21/2001
|
Publication #:
|
|
Pub Dt:
|
03/27/2003
| | | | |
Title:
|
FOLDED CASCODE HIGH VOLTAGE OPERATIONAL AMPLIFIER WITH CLASS AB SOURCE FOLLOWER OUTPUT STAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/15/2003
|
Application #:
|
09972179
|
Filing Dt:
|
10/05/2001
|
Publication #:
|
|
Pub Dt:
|
01/31/2002
| | | | |
Title:
|
SELF ALIGNED METHOD OF FORMING A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS, AND A MEMORY ARRAY MADE THEREBY
|
|
|
Patent #:
|
|
Issue Dt:
|
07/12/2005
|
Application #:
|
09982413
|
Filing Dt:
|
10/17/2001
|
Publication #:
|
|
Pub Dt:
|
04/17/2003
| | | | |
Title:
|
SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH BURIED BIT-LINE AND VERTICAL WORD LINE TRANSISTOR
|
|
|
Patent #:
|
|
Issue Dt:
|
08/19/2003
|
Application #:
|
09999709
|
Filing Dt:
|
10/30/2001
|
Publication #:
|
|
Pub Dt:
|
05/01/2003
| | | | |
Title:
|
ON-CHIP INDUCTOR USING ACTIVE MAGNETIC ENERGY RECOVERY
|
|
|
Patent #:
|
|
Issue Dt:
|
07/08/2003
|
Application #:
|
10002036
|
Filing Dt:
|
11/01/2001
|
Publication #:
|
|
Pub Dt:
|
05/08/2003
| | | | |
Title:
|
NON-VOLATILE FLASH FUSE ELEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
05/11/2004
|
Application #:
|
10017608
|
Filing Dt:
|
12/14/2001
|
Publication #:
|
|
Pub Dt:
|
06/19/2003
| | | | |
Title:
|
SYSTEM AND METHOD FOR PROVIDING ASYNCHRONOUS SRAM FUNCTIONALITY WITH A DRAM ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
01/21/2003
|
Application #:
|
10022314
|
Filing Dt:
|
12/18/2001
|
Publication #:
|
|
Pub Dt:
|
08/22/2002
| | | | |
Title:
|
ELECTRICALLY-ERASEABLE PROGRAMMABLE READ-ONLY MEMORY HAVING REDUCED-PAGE-SIZE PROGRAM AND ERASE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/28/2003
|
Application #:
|
10027665
|
Filing Dt:
|
12/20/2001
|
Publication #:
|
|
Pub Dt:
|
06/26/2003
| | | | |
Title:
|
METHOD AND SYSTEM FOR DYNAMICALLY CLOCKING DIGITAL SYSTEMS BASED ON POWER USAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/20/2003
|
Application #:
|
10040724
|
Filing Dt:
|
10/31/2001
|
Publication #:
|
|
Pub Dt:
|
05/01/2003
| | | | |
Title:
|
SENICONDUCTOR ARRAY OF FLOATING GATE MEMORY CELLS AND STRAP REGIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/15/2005
|
Application #:
|
10044273
|
Filing Dt:
|
01/10/2002
|
Publication #:
|
|
Pub Dt:
|
07/10/2003
| | | | |
Title:
|
HIGH VOLTAGE GENERATION AND REGULATION SYSTEM FOR DIGITAL MULTILEVEL NONVOLATILE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
11/02/2004
|
Application #:
|
10044821
|
Filing Dt:
|
01/10/2002
|
Publication #:
|
|
Pub Dt:
|
07/10/2003
| | | | |
Title:
|
BIAS DISTRIBUTION NETWORK FOR DIGITAL MULTILEVEL NONVOLATILE FLASH MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
04/15/2003
|
Application #:
|
10052278
|
Filing Dt:
|
01/17/2002
|
Title:
|
HIGH SPEED BIAS VOLTAGE GENERATING CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
10/04/2005
|
Application #:
|
10105741
|
Filing Dt:
|
03/20/2002
|
Publication #:
|
|
Pub Dt:
|
09/25/2003
| | | | |
Title:
|
A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH BURIED BIT-LINE AND RAISED SOURCE LINE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/17/2003
|
Application #:
|
10135916
|
Filing Dt:
|
04/29/2002
|
Title:
|
METHOD OF ERASING NONVOLATILE TUNNELING INJECTOR MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
04/01/2003
|
Application #:
|
10136797
|
Filing Dt:
|
04/30/2002
|
Title:
|
METHOD OF FORMING A SEMICONDUCTOR ARRAY OF FLOATING GATE MEMORY CELLS HAVING STRAP REGIONS AND A PERIPHERAL LOGIC DEVICE REGION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/16/2004
|
Application #:
|
10146569
|
Filing Dt:
|
05/14/2002
|
Publication #:
|
|
Pub Dt:
|
11/20/2003
| | | | |
Title:
|
SELF ALIGNED METHOD OF FORMING A SEMICONDUCTOR ARRAY OF NON-VOLATILE MEMORY CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/28/2003
|
Application #:
|
10147959
|
Filing Dt:
|
05/15/2002
|
Title:
|
METHOD AND APPARATUS FOR PROGRAMMING NON-VOLATILE MEMORY CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/29/2004
|
Application #:
|
10183834
|
Filing Dt:
|
06/25/2002
|
Publication #:
|
|
Pub Dt:
|
07/03/2003
| | | | |
Title:
|
SELF ALIGNED METHOD OF FORMING A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH HORIZONTALLY ORIENTED EDGES, AND A MEMORY ARRAY THEREBY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/01/2005
|
Application #:
|
10192291
|
Filing Dt:
|
07/09/2002
|
Publication #:
|
|
Pub Dt:
|
07/24/2003
| | | | |
Title:
|
An array of floating gate memory cells having strap regions and a peripheral logic device region
|
|
|
Patent #:
|
|
Issue Dt:
|
12/30/2003
|
Application #:
|
10197281
|
Filing Dt:
|
07/16/2002
|
Title:
|
HIGH D.C. VOLTAGE TO LOW D.C. VOLTAGE CIRCUIT CONVERTER
|
|
|
Patent #:
|
|
Issue Dt:
|
06/01/2004
|
Application #:
|
10205289
|
Filing Dt:
|
07/24/2002
|
Publication #:
|
|
Pub Dt:
|
03/20/2003
| | | | |
Title:
|
METHOD OF FORMING A SEMICONDUCTOR ARRAY OF FLOATING GATE MEMORY CELLS AND STRAP REGIONS, AND A MEMORY ARRAY AND STRAP REGIONS MADE THEREBY
|
|
|
Patent #:
|
|
Issue Dt:
|
09/07/2004
|
Application #:
|
10209538
|
Filing Dt:
|
07/30/2002
|
Publication #:
|
|
Pub Dt:
|
02/05/2004
| | | | |
Title:
|
HIGH VOLTAGE PULSE METHOD AND APPARATUS FOR DIGITAL MULTILEVEL NON-VOLATILE MEMORY INTEGRATED SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
03/08/2005
|
Application #:
|
10211886
|
Filing Dt:
|
08/01/2002
|
Publication #:
|
|
Pub Dt:
|
03/27/2003
| | | | |
Title:
|
WIDE DYNAMIC RANGE AND HIGH SPEED VOLTAGE MODE SENSING FOR A MULTILEVEL DIGITAL NON-VOLATILE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
09/07/2004
|
Application #:
|
10213243
|
Filing Dt:
|
08/05/2002
|
Publication #:
|
|
Pub Dt:
|
02/05/2004
| | | | |
Title:
|
EMBEDDED RECALL APPARATUS AND METHOD IN NONVOLATILE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
12/09/2008
|
Application #:
|
10238757
|
Filing Dt:
|
09/10/2002
|
Publication #:
|
|
Pub Dt:
|
03/11/2004
| | | | |
Title:
|
PROGRAMMABLE SERIAL INTERFACE FOR A SEMICONDUCTOR CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
04/26/2005
|
Application #:
|
10241266
|
Filing Dt:
|
09/10/2002
|
Publication #:
|
|
Pub Dt:
|
03/11/2004
| | | | |
Title:
|
DIFFERENTIAL SENSE AMPLIFIER FOR MULTILEVEL NON-VOLATILE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
05/02/2006
|
Application #:
|
10241442
|
Filing Dt:
|
09/10/2002
|
Publication #:
|
|
Pub Dt:
|
03/11/2004
| | | | |
Title:
|
HIGH SPEED AND HIGH PRECISION SENSING FOR DIGITAL MULTILEVEL NON-VOLATILE MEMORY SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
01/04/2005
|
Application #:
|
10246196
|
Filing Dt:
|
09/17/2002
|
Publication #:
|
|
Pub Dt:
|
03/18/2004
| | | | |
Title:
|
USER IDENTIFICATION FOR MULTI-PURPOSE FLASH MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/02/2004
|
Application #:
|
10246882
|
Filing Dt:
|
09/18/2002
|
Title:
|
HYBRID TRENCH ISOLATION TECHNOLOGY FOR HIGH VOLTAGE ISOLATION USING THIN FIELD OXIDE IN A SEMICONDUCTOR PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/29/2004
|
Application #:
|
10247400
|
Filing Dt:
|
09/18/2002
|
Publication #:
|
|
Pub Dt:
|
03/18/2004
| | | | |
Title:
|
METHOD FOR FORMING A SUBLITHOGRAPHIC OPENING IN A SEMICONDUCTOR PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/26/2005
|
Application #:
|
10251664
|
Filing Dt:
|
09/19/2002
|
Publication #:
|
|
Pub Dt:
|
03/25/2004
| | | | |
Title:
|
SELF-ALIGNED SPLIT-GATE NAND FLASH MEMORY AND FABRICATION PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/08/2004
|
Application #:
|
10267014
|
Filing Dt:
|
10/07/2002
|
Publication #:
|
|
Pub Dt:
|
04/08/2004
| | | | |
Title:
|
FLASH MEMORY CELLS WITH SEPARATED SELF-ALIGNED SELECT AND ERASE GATES, AND PROCESS OF FABRICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/19/2004
|
Application #:
|
10286605
|
Filing Dt:
|
11/01/2002
|
Publication #:
|
|
Pub Dt:
|
05/06/2004
| | | | |
Title:
|
METHOD AND APPARATUS FOR VIRTUALLY PARTITIONING AN INTEGRATED MULTILEVEL NONVOLATILE MEMORY CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
06/22/2004
|
Application #:
|
10288361
|
Filing Dt:
|
11/04/2002
|
Publication #:
|
|
Pub Dt:
|
05/06/2004
| | | | |
Title:
|
METHOD AND APPARATUS FOR PROGRAMMING AND TESTING A NON-VOLATILE MEMORY CELL FOR STORING MULTIBIT STATES
|
|
|
Patent #:
|
|
Issue Dt:
|
11/09/2004
|
Application #:
|
10305735
|
Filing Dt:
|
11/27/2002
|
Publication #:
|
|
Pub Dt:
|
05/27/2004
| | | | |
Title:
|
METHOD OF UTILIZING A PLURALITY OF VOLTAGE PULSES TO PROGRAM NON-VOLATILE MEMORY ELEMENTS AND RELATED EMBEDDED MEMORIES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/10/2004
|
Application #:
|
10306571
|
Filing Dt:
|
11/27/2002
|
Publication #:
|
|
Pub Dt:
|
05/27/2004
| | | | |
Title:
|
METHOD OF UTILIZING VOLTAGE GRADIENTS TO GUIDE DIELECTRIC BREAKDOWNS FOR NON-VOLATILE MEMORY ELEMENTS AND RELATED EMBEDDED MEMORIES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/10/2004
|
Application #:
|
10306572
|
Filing Dt:
|
11/27/2002
|
Publication #:
|
|
Pub Dt:
|
05/27/2004
| | | | |
Title:
|
NON-VOLATILE MEMORY ELEMENT INTEGRATABLE WITH STANDARD CMOS CIRCUITRY AND RELATED PROGRAMMING METHODS AND EMBEDDED MEMORIES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/12/2005
|
Application #:
|
10310441
|
Filing Dt:
|
12/04/2002
|
Publication #:
|
|
Pub Dt:
|
08/14/2003
| | | | |
Title:
|
SELF ALIGNED METHOD OF FORMING NON-VOLATILE MEMORY CELLS WITH FLAT WORD LINE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/13/2005
|
Application #:
|
10317375
|
Filing Dt:
|
12/11/2002
|
Publication #:
|
|
Pub Dt:
|
08/28/2003
| | | | |
Title:
|
DIGITAL MULTILEVEL NON-VOLATILE MEMORY SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
04/18/2006
|
Application #:
|
10317409
|
Filing Dt:
|
12/11/2002
|
Publication #:
|
|
Pub Dt:
|
06/05/2003
| | | | |
Title:
|
DIGITAL MULTILEVEL MEMORY SYSTEM HAVING MULTISTAGE AUTOZERO SENSING
|
|