Total properties:
22
|
|
Patent #:
|
|
Issue Dt:
|
03/12/2013
|
Application #:
|
12913716
|
Filing Dt:
|
10/27/2010
|
Title:
|
BCH DATA CORRECTION SYSTEM AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
04/22/2014
|
Application #:
|
13023336
|
Filing Dt:
|
02/08/2011
|
Title:
|
NONVOLATILE MEMORY CONTROLLER WITH TWO-STAGE ERROR CORRECTION TECHNIQUE FOR ENHANCED RELIABILITY
|
|
|
Patent #:
|
|
Issue Dt:
|
11/19/2013
|
Application #:
|
13052008
|
Filing Dt:
|
03/18/2011
|
Title:
|
NONVOLATILE MEMORY CONTROLLER WITH HOST CONTROLLER INTERFACE FOR RETRIEVING AND DISPATCHING NONVOLATILE MEMORY COMMANDS IN A DISTRIBUTED MANNER
|
|
|
Patent #:
|
|
Issue Dt:
|
10/08/2013
|
Application #:
|
13052388
|
Filing Dt:
|
03/21/2011
|
Title:
|
INTERRUPT TECHNIQUE FOR A NONVOLATILE MEMORY CONTROLLER
|
|
|
Patent #:
|
|
Issue Dt:
|
12/03/2013
|
Application #:
|
13052835
|
Filing Dt:
|
03/21/2011
|
Title:
|
SYSTEM AND METHOD FOR GENERATING PARITY DATA IN A NONVOLATILE MEMORY CONTROLLER BY USING A DISTRIBUTED PROCESSING TECHNIQUE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/18/2014
|
Application #:
|
13107265
|
Filing Dt:
|
05/13/2011
|
Title:
|
SYSTEM AND METHOD FOR ROUTING A DATA MESSAGE THROUGH A MESSAGE NETWORK
|
|
|
Patent #:
|
|
Issue Dt:
|
04/08/2014
|
Application #:
|
13287443
|
Filing Dt:
|
11/02/2011
|
Title:
|
ERROR CORRECTION CODE TECHNIQUE FOR IMPROVING READ STRESS ENDURANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/18/2014
|
Application #:
|
13434770
|
Filing Dt:
|
03/29/2012
|
Title:
|
NONVOLATILE MEMORY CONTROLLER WITH CONCATENATED ERROR CORRECTION CODES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/31/2013
|
Application #:
|
13435572
|
Filing Dt:
|
03/30/2012
|
Title:
|
NONVOLATILE MEMORY CONTROLLER WITH ERROR DETECTION FOR CONCATENATED ERROR CORRECTION CODES
|
|
|
Patent #:
|
|
Issue Dt:
|
01/12/2016
|
Application #:
|
14165135
|
Filing Dt:
|
01/27/2014
|
Publication #:
|
|
Pub Dt:
|
09/18/2014
| | | | |
Title:
|
SYSTEM AND METHOD WITH REFERENCE VOLTAGE PARTITIONING FOR LOW DENSITY PARITY CHECK DECODING
|
|
|
Patent #:
|
|
Issue Dt:
|
01/12/2016
|
Application #:
|
14168222
|
Filing Dt:
|
01/30/2014
|
Publication #:
|
|
Pub Dt:
|
09/18/2014
| | | | |
Title:
|
SYSTEM AND METHOD FOR RANDOM NOISE GENERATION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/07/2017
|
Application #:
|
14210067
|
Filing Dt:
|
03/13/2014
|
Publication #:
|
|
Pub Dt:
|
09/18/2014
| | | | |
Title:
|
SYSTEM AND METHOD FOR HIGHER QUALITY LOG LIKELIHOOD RATIOS IN LDPC DECODING
|
|
|
Patent #:
|
|
Issue Dt:
|
08/29/2017
|
Application #:
|
14322327
|
Filing Dt:
|
07/02/2014
|
Title:
|
MEMORY SYSTEM WITH HIGH SPEED NON-VOLATILE MEMORY BACKUP USING PRE-AGED FLASH MEMORY DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/16/2016
|
Application #:
|
14325212
|
Filing Dt:
|
07/07/2014
|
Publication #:
|
|
Pub Dt:
|
01/07/2016
| | | | |
Title:
|
SYSTEM AND METHOD FOR MEMORY BLOCK POOL WEAR LEVELING
|
|
|
Patent #:
|
|
Issue Dt:
|
04/05/2016
|
Application #:
|
14475757
|
Filing Dt:
|
09/03/2014
|
Publication #:
|
|
Pub Dt:
|
03/03/2016
| | | | |
Title:
|
NONVOLATILE MEMORY SYSTEM THAT USES PROGRAMMING TIME TO REDUCE BIT ERRORS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/20/2016
|
Application #:
|
14557214
|
Filing Dt:
|
12/01/2014
|
Title:
|
HIGH QUALITY LOG LIKELIHOOD RATIOS DETERMINED USING TWO-INDEX LOOK-UP TABLE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/24/2017
|
Application #:
|
14812891
|
Filing Dt:
|
07/29/2015
|
Title:
|
NONVOLATILE MEMORY SYSTEM WITH READ CIRCUIT FOR PERFORMING READS USING THRESHOLD VOLTAGE SHIFT READ INSTRUCTION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/06/2018
|
Application #:
|
14861451
|
Filing Dt:
|
09/22/2015
|
Title:
|
HARDWARE BASED XIP EXIT SEQUENCE TO ENABLE XIP MODE OPERATION ON SPI BOOT INTERFACE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/26/2018
|
Application #:
|
14974803
|
Filing Dt:
|
12/18/2015
|
Publication #:
|
|
Pub Dt:
|
06/22/2017
| | | | |
Title:
|
METHOD OF CONFIGURING MEMORY CELLS IN A SOLID STATE DRIVE BASED ON READ/WRITE ACTIVITY AND CONTROLLER THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
02/20/2018
|
Application #:
|
15042125
|
Filing Dt:
|
02/11/2016
|
Publication #:
|
|
Pub Dt:
|
07/27/2017
| | | | |
Title:
|
NONVOLATILE MEMORY SYSTEM WITH PROGRAM STEP MANAGER AND METHOD FOR PROGRAM STEP MANAGEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
02/06/2018
|
Application #:
|
15370391
|
Filing Dt:
|
12/06/2016
|
Publication #:
|
|
Pub Dt:
|
06/15/2017
| | | | |
Title:
|
NONVOLATILE MEMORY SYSTEM WITH ERASE SUSPEND CIRCUIT AND METHOD FOR ERASE SUSPEND MANAGEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
02/13/2018
|
Application #:
|
15396721
|
Filing Dt:
|
01/02/2017
|
Publication #:
|
|
Pub Dt:
|
07/06/2017
| | | | |
Title:
|
METHOD AND APPARATUS WITH PROGRAM SUSPEND USING TEST MODE
|
|