|
|
Patent #:
|
|
Issue Dt:
|
11/03/1998
|
Application #:
|
07828468
|
Filing Dt:
|
01/30/1992
|
Title:
|
POWER PLANE FOR SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/09/1997
|
Application #:
|
07980492
|
Filing Dt:
|
11/23/1992
|
Title:
|
FLEXIBLE DESIGN SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
10/28/1997
|
Application #:
|
08192228
|
Filing Dt:
|
02/04/1994
|
Title:
|
METHOD OF DOPING METAL LAYERS FOR ELECTROMIGRATION RESISTANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/10/2002
|
Application #:
|
08229616
|
Filing Dt:
|
04/19/1994
|
Title:
|
OPTIMIZATION PROCESSING FOR INTEGRATED CIRCUIT PHYSICAL DESIGN AUTOMATION SYSTEM USING OPTIMALLY SWITCHED FITNESS IMPROVEMENT ALGORITHMS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/22/1999
|
Application #:
|
08229624
|
Filing Dt:
|
04/19/1994
|
Title:
|
CONGESTION BASED COST FACTOR COMPUTING APPARATUS FOR INTEGRATED CIRCUIT PHYSICAL DESIGN AUTOMATION SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
10/28/1997
|
Application #:
|
08229949
|
Filing Dt:
|
04/19/1994
|
Title:
|
OPTIMIZATION PROCESSING FOR INTEGRATED CIRCUIT PHYSICAL DESIGN AUTOMATION SYSTEM USING CHAOTIC FITNESS IMPROVEMENT METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
09/29/1998
|
Application #:
|
08229954
|
Filing Dt:
|
04/19/1994
|
Title:
|
FAIL-SAFE DISTRIBUTIVE PROCESSING METHOD FOR PRODUCING A HIGHEST FITNESS CELL PLACEMENT FOR AN INTEGRATED CIRCUIT CHIP
|
|
|
Patent #:
|
|
Issue Dt:
|
12/05/2000
|
Application #:
|
08230383
|
Filing Dt:
|
04/19/1994
|
Title:
|
CELL PLACEMENT REPRESENTATION AND TRANSPOSITION FOR INTEGRATED CIRCUIT PHYSICAL DESIGN AUTOMATION SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
06/02/1998
|
Application #:
|
08239983
|
Filing Dt:
|
05/09/1994
|
Title:
|
"SOFT" PROGRAMMABLE SINGLE-CYCLE/PIPELINED MICRO-PROGRAMMED CONTROL SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
08/13/2002
|
Application #:
|
08259575
|
Filing Dt:
|
06/14/1994
|
Title:
|
METHOD OF FORMING SOURCE AND DRAIN REGIONS FOR CMOS DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
09/22/1998
|
Application #:
|
08262427
|
Filing Dt:
|
06/20/1994
|
Title:
|
TTL DELAY MATCHING CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
01/09/1996
|
Application #:
|
08277344
|
Filing Dt:
|
07/19/1994
|
Title:
|
INTEGRATED CIRCUIT WITH ON-CHIP GROUND PLANE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/12/1995
|
Application #:
|
08283296
|
Filing Dt:
|
07/29/1994
|
Title:
|
UNIFORM AND REPEATABLE PLASMA PROCESSING
|
|
|
Patent #:
|
|
Issue Dt:
|
06/02/1998
|
Application #:
|
08287128
|
Filing Dt:
|
08/08/1994
|
Title:
|
ELECTRONIC CAMERA WITH BINARY LENS ELEMENT ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
01/23/1996
|
Application #:
|
08287653
|
Filing Dt:
|
08/09/1994
|
Title:
|
PROCESS MONITOR FOR CMOS INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/04/1998
|
Application #:
|
08289886
|
Filing Dt:
|
08/12/1994
|
Title:
|
METHOD AND APPARATUS FOR ADJUSTING THE PHASE OF A DIGITAL SIGNAL
|
|
|
Patent #:
|
|
Issue Dt:
|
05/21/1996
|
Application #:
|
08290321
|
Filing Dt:
|
08/15/1994
|
Title:
|
SYNCHRONIZATION ARRANGEMENT FOR DECODER/DE-INTERLEAVER
|
|
|
Patent #:
|
|
Issue Dt:
|
03/25/1997
|
Application #:
|
08294973
|
Filing Dt:
|
08/24/1994
|
Title:
|
HIGH-SPEED INTERNAL INTERCONNECTION TECHNIQUE FOR INTEGRATED CIRCUITS THAT REDUCES THE NUMBER OF SIGNAL LINES THROUGH MULTIPLEXING
|
|
|
Patent #:
|
|
Issue Dt:
|
06/10/1997
|
Application #:
|
08295094
|
Filing Dt:
|
08/24/1994
|
Title:
|
SEPARABLE CELLS HAVING WIRING CHANNELS FOR ROUTING SIGNALS BETWEEN SURROUNDING CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/14/1995
|
Application #:
|
08299209
|
Filing Dt:
|
08/31/1994
|
Title:
|
FIXTURE FOR ATTACHING MULTIPLE LIDS TO MULTI-CHIP MODULE (MCM) INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
12/24/1996
|
Application #:
|
08301687
|
Filing Dt:
|
09/07/1994
|
Title:
|
METHOD FOR ESTIMATING ROUTABILITY AND CONGESTION IN A CELL PLACEMENT FOR INTEGRATED CIRCUIT CHIP
|
|
|
Patent #:
|
|
Issue Dt:
|
08/06/1996
|
Application #:
|
08302514
|
Filing Dt:
|
09/08/1994
|
Title:
|
PREAMPLIFIER CIRCUIT ARRANGEMENTS FOR COMMON CURRENT FLOW IN A TRANS- DUCER
|
|
|
Patent #:
|
|
Issue Dt:
|
09/24/1996
|
Application #:
|
08303444
|
Filing Dt:
|
09/09/1994
|
Title:
|
MPEG DECODING SYSTEM INCLUDING TAG LIST FOR ASSOCIATING PRESENTATION TIME STAMPS WITH ENCODED DATA UNITS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/08/1997
|
Application #:
|
08306182
|
Filing Dt:
|
09/13/1994
|
Title:
|
METHOD OF CELL PLACEMENT FOR AN INTEGRATED CIRCUIT CHIP COMPRISING CHAOTIC PLACEMENT AND CELL OVERLAP REMOVAL
|
|
|
Patent #:
|
|
Issue Dt:
|
06/10/1997
|
Application #:
|
08306189
|
Filing Dt:
|
09/13/1994
|
Title:
|
OPTIMAL PAD LOCATION METHOD FOR MICROELECTRONIC CIRCUIT CELL PLACEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
10/22/1996
|
Application #:
|
08306385
|
Filing Dt:
|
09/13/1994
|
Title:
|
METHOD AND SYSTEM FOR IMPROVING A PLACEMENT OF CELLS USING ENERGETIC PLACEMENT WITH ALTERNATING CONTRACTION AND EXPANSION OPERATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/16/1996
|
Application #:
|
08306765
|
Filing Dt:
|
09/15/1994
|
Title:
|
PROGRAMMABLE VOLTAGE DETECTION SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
09/03/1996
|
Application #:
|
08307942
|
Filing Dt:
|
09/16/1994
|
Title:
|
METHOD FOR DESIGNING LOW PROFILE VARIABLE WIDTH INPUT/OUTPUT CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/28/1998
|
Application #:
|
08310621
|
Filing Dt:
|
09/22/1994
|
Title:
|
5 VOLT CMOS DRIVER CIRCUIT FOR DRIVING 3.3 VOLT LINE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/14/1995
|
Application #:
|
08310941
|
Filing Dt:
|
09/22/1994
|
Title:
|
3.3 VOLT CMOS TRI-STATE DRIVER CIRCUIT CAPABLE OF DRIVING COMMON 5 VOLT LINE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/22/1996
|
Application #:
|
08311670
|
Filing Dt:
|
09/23/1994
|
Title:
|
SYSTEM FOR PROVIDING ANTIALIASED VIDEO OVERLAYS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/28/1997
|
Application #:
|
08318275
|
Filing Dt:
|
10/05/1994
|
Title:
|
CELL PLACEMENT METHOD FOR MICROELECTRONIC INTEGRATED CIRCUIT COMBINING CLUSTERING, CLUSTER PLACEMENT AND DE-CLUSTERING
|
|
|
Patent #:
|
|
Issue Dt:
|
06/10/1997
|
Application #:
|
08327748
|
Filing Dt:
|
10/24/1994
|
Title:
|
NODE LOOP CORE FOR IMPLEMENTING TRANSMISSION PROTOCOL IN FIBRE CHANNEL
|
|
|
Patent #:
|
|
Issue Dt:
|
01/28/1997
|
Application #:
|
08329032
|
Filing Dt:
|
10/24/1994
|
Title:
|
NODE LOOP PORT COMMUNICATION INTERFACE SUPER CORE FOR FIBRE CHANNEL
|
|
|
Patent #:
|
|
Issue Dt:
|
11/26/1996
|
Application #:
|
08333367
|
Filing Dt:
|
11/02/1994
|
Title:
|
MICROELECTRONIC INTEGRATED CIRCUIT STRUCTURE AND METHOD USING THREE DIRECTIONAL INTERCONNECT ROUTING BASED ON HEXAGONAL GEOMETRY
|
|
|
Patent #:
|
|
Issue Dt:
|
11/25/1997
|
Application #:
|
08334747
|
Filing Dt:
|
11/04/1994
|
Title:
|
PHASE LOCKED LOOP INCLUDING DISTRIBUTED PHASE CORRECTION PULSES FOR REDUCING OUTPUT RIPPLE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/24/1996
|
Application #:
|
08337264
|
Filing Dt:
|
11/10/1994
|
Title:
|
METHOD AND APPARATUS FOR PARALLEL PIXEL HARDWARE CURSOR
|
|
|
Patent #:
|
|
Issue Dt:
|
05/21/1996
|
Application #:
|
08337928
|
Filing Dt:
|
11/10/1994
|
Title:
|
REMOVABLE BIASING BOARD FOR AUTOMATED TESTING OF INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/16/1996
|
Application #:
|
08340353
|
Filing Dt:
|
11/22/1994
|
Title:
|
PARTIAL RESPONSE CODING FOR A MULTI-LEVEL OPTICAL RECORDING CHANNEL
|
|
|
Patent #:
|
|
Issue Dt:
|
12/05/1995
|
Application #:
|
08348603
|
Filing Dt:
|
12/02/1994
|
Title:
|
PROCESS FOR FORMATION OF VIAS (OR CONTACT OPENINGS) AND FUSES IN THE SAME INSULATION LAYER WITH MINIMAL ADDITIONAL STEPS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/06/1997
|
Application #:
|
08351516
|
Filing Dt:
|
12/07/1994
|
Title:
|
METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/21/1995
|
Application #:
|
08351636
|
Filing Dt:
|
12/07/1994
|
Title:
|
HIGH PERFORMANCE VOLTAGE CONTROLLED OSCILLATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
01/05/1999
|
Application #:
|
08354682
|
Filing Dt:
|
12/08/1994
|
Title:
|
HIGH SPEED SINGLE CHIP DIGITAL VIDEO NETWORK APPARATUS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/29/1997
|
Application #:
|
08357728
|
Filing Dt:
|
12/13/1994
|
Title:
|
USE OF RETICLE STITCHING TO PROVIDE DESIGN FLEXIBILITY
|
|
|
Patent #:
|
|
Issue Dt:
|
12/02/1997
|
Application #:
|
08358021
|
Filing Dt:
|
12/13/1994
|
Title:
|
MPEG AUDIO DECODING SYSTEM WITH SUBFRAME INPUT BUFFERING
|
|
|
Patent #:
|
|
Issue Dt:
|
11/19/1996
|
Application #:
|
08365286
|
Filing Dt:
|
12/28/1994
|
Title:
|
METHOD AND APPARATUS FOR CONFIGURABLE BUILD-IN SELF-REPAIRING OF ASIC MEMORIES DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
07/15/1997
|
Application #:
|
08366786
|
Filing Dt:
|
12/30/1994
|
Title:
|
METHOD OF MAKING A CMOS DYNAMIC RANDOM-ACCESS MEMORY (DRAM)
|
|
|
Patent #:
|
|
Issue Dt:
|
10/21/1997
|
Application #:
|
08366804
|
Filing Dt:
|
12/30/1994
|
Title:
|
METHOD OF MAKING A CMOS DYNAMIC RANDOM-ACCESS MEMORY (DRAM)
|
|
|
Patent #:
|
|
Issue Dt:
|
04/22/1997
|
Application #:
|
08367533
|
Filing Dt:
|
12/30/1994
|
Title:
|
METHOD OF MAKING A CMOS DYNAMIC RANDOM-ACCESS MEMORY (DRAM)
|
|
|
Patent #:
|
|
Issue Dt:
|
09/09/1997
|
Application #:
|
08367556
|
Filing Dt:
|
01/03/1995
|
Title:
|
PROGRAMMABLE MICROSYSTEMS IN SILICON
|
|
|
Patent #:
|
|
Issue Dt:
|
04/29/1997
|
Application #:
|
08370210
|
Filing Dt:
|
01/09/1995
|
Title:
|
METHOD AND SYSTEM FOR REDUCING THE NUMBER OF CONNECTIONS BETWEEN A PLURALITY OF SEMICONDUCTOR DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
02/03/1998
|
Application #:
|
08370434
|
Filing Dt:
|
01/09/1995
|
Title:
|
METHOD AND SYSTEM FOR COMMUNICATING BETWEEN A PLURALITY OF SEMICONDUCTOR DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
07/08/1997
|
Application #:
|
08374193
|
Filing Dt:
|
01/18/1995
|
Title:
|
PROCESS FOR SELECTIVE DEPOSITION OF POLYSILICON OVER SINGLE CRYSTAL SILICON SUBSTRATE AND RESULTING PRODUCT
|
|
|
Patent #:
|
|
Issue Dt:
|
01/28/1997
|
Application #:
|
08374195
|
Filing Dt:
|
01/18/1995
|
Title:
|
IMPROVED MOS STRUCTURE WITH HOT CARRIER REDUCTION ME
|
|
|
Patent #:
|
|
Issue Dt:
|
12/24/1996
|
Application #:
|
08375951
|
Filing Dt:
|
01/20/1995
|
Title:
|
MPEG AUDIO SYNCHRONIZATION SYSTEM USING SUBFRAME SKIP AND REPEAT
|
|
|
Patent #:
|
|
Issue Dt:
|
04/15/1997
|
Application #:
|
08376005
|
Filing Dt:
|
01/20/1995
|
Title:
|
HYSTERETIC SYNCHRONIZATION SYSTEM FOR MPEG AUDIO FRAME DECODER
|
|
|
Patent #:
|
|
Issue Dt:
|
07/01/1997
|
Application #:
|
08377844
|
Filing Dt:
|
01/25/1995
|
Title:
|
TIMING SHELL GENERATION THROUGH NETLIST REDUCTION
|
|
|
Patent #:
|
|
Issue Dt:
|
02/04/1997
|
Application #:
|
08378027
|
Filing Dt:
|
01/24/1995
|
Title:
|
BARRIER METAL TECHNOLOGY FOR TUNGSTEN PLUG INTERCONNECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/25/1997
|
Application #:
|
08378750
|
Filing Dt:
|
01/26/1995
|
Title:
|
METHOD FOR FABRICATING RELIABLE METALLIZATION WITH TA-SI-N BARRIER FOR SEMICONDUCTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/06/1997
|
Application #:
|
08383385
|
Filing Dt:
|
02/03/1995
|
Title:
|
APPARATUS FOR MONITORING DISTRIBUTED I/O DEVICE BY PROVIDING A MONITOR IN EACH I/O DEVICE CONTROL FOR GENERATING SIGNALS BASED UPON THE DEVICE STATUS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/13/1998
|
Application #:
|
08389601
|
Filing Dt:
|
02/16/1995
|
Title:
|
METHOD FOR HASHING IN A PACKET NETWORK SWITCHING SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
01/21/1997
|
Application #:
|
08389661
|
Filing Dt:
|
02/16/1995
|
Title:
|
STRUCTURE AND METHOD FOR A MULTISTANDARD VIDEO ENCODER INCLUDING AN ADDRESSING SCHEME SUPPORTING TWO BANKS OF MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
10/28/1997
|
Application #:
|
08390329
|
Filing Dt:
|
02/17/1995
|
Title:
|
FILTERING TECHNIQUE FOR CVD CHAMBER PROCESS GASES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/21/1999
|
Application #:
|
08396541
|
Filing Dt:
|
03/01/1995
|
Title:
|
MICROELECTRONIC INTEGRATED CIRCUIT INCLUDING HEXAGONAL CMOS "NAND" GATE DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/12/1997
|
Application #:
|
08396542
|
Filing Dt:
|
03/01/1995
|
Title:
|
MICROELECTRONIC INTEGRATED CIRCUIT INCLUDING HEXAGONAL SEMICONDUCTOR "AND" GATE DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/23/1996
|
Application #:
|
08396560
|
Filing Dt:
|
03/01/1995
|
Title:
|
MICROELECTRONIC INTEGRATED CIRCUIT INCLUDING HEXAGONAL SEMICONDUCTOR "OR" GATE DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/28/1997
|
Application #:
|
08401099
|
Filing Dt:
|
03/06/1995
|
Title:
|
SYSTEM AND METHOD FOR PERFORMING OPTICAL PROXIMITY CORRECTION ON MACROCELL LIBRARIES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/09/1997
|
Application #:
|
08406017
|
Filing Dt:
|
03/17/1995
|
Title:
|
MOTION ESTIMATION PROCESSOR ARCHITECTURE FOR FULL SEARCH BLOCK MATCHING
|
|
|
Patent #:
|
|
Issue Dt:
|
02/05/2002
|
Application #:
|
08409191
|
Filing Dt:
|
03/23/1995
|
Title:
|
SYNTHESIS SHELL GENRATION AND USE IN ASIC DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
08/26/1997
|
Application #:
|
08409757
|
Filing Dt:
|
03/24/1995
|
Title:
|
PHYSICAL DESIGN AUTOMATION SYSTEM AND METHOD USING HIERARCHICAL CLUSTERIZATION AND PLACEMENT IMPROVEMENT BASED ON COMPLETE RE-PLACEMENT OF CELL CLUSTERS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/27/2000
|
Application #:
|
08410375
|
Filing Dt:
|
03/27/1995
|
Title:
|
BICMOS COMPACTED LOGIC ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/11/1997
|
Application #:
|
08412087
|
Filing Dt:
|
03/27/1995
|
Title:
|
SEMICONDUCTOR DEVICE PACKAGE FABRICATION METHOD AND APPARATUS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/15/2000
|
Application #:
|
08412536
|
Filing Dt:
|
03/28/1995
|
Title:
|
NETWORK ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/03/1996
|
Application #:
|
08421321
|
Filing Dt:
|
04/13/1995
|
Title:
|
MEMORY PARTITIONING
|
|
|
Patent #:
|
|
Issue Dt:
|
11/06/2001
|
Application #:
|
08424828
|
Filing Dt:
|
04/19/1995
|
Title:
|
SUPPORT FOR SEMICONDUCTOR BOND WIRES
|
|
|
Patent #:
|
|
Issue Dt:
|
07/23/1996
|
Application #:
|
08432358
|
Filing Dt:
|
05/01/1995
|
Title:
|
HIGH SPEED DRIVER CIRCUIT WITH IMPROVED OFF TRANSITION FEEDBACK
|
|
|
Patent #:
|
|
Issue Dt:
|
12/23/1997
|
Application #:
|
08434276
|
Filing Dt:
|
05/03/1995
|
Title:
|
PROCESS FOR MOUNTING A SEMICONDUCTOR DEVICE TO A CIRCUIT SUBBSTRATE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/08/1997
|
Application #:
|
08434660
|
Filing Dt:
|
05/04/1995
|
Title:
|
SEMICONDUCTOR CELL HAVING A VARIABLE TRANSISTOR WIDTH
|
|
|
Patent #:
|
|
Issue Dt:
|
08/05/1997
|
Application #:
|
08434673
|
Filing Dt:
|
05/04/1995
|
Title:
|
PROCESS FOR MAKING GROUP IV SEMICONDUCTOR SUBSTRATE TREATED WITH ONE OR MORE GROUP IV ELEMENTS TO FORM ONE OR MORE BARRIER REGIONS CAPABLE OF INHIBITING MIGRATION OF DOPANT MATERILS IN SUBSTRATE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/13/1998
|
Application #:
|
08434674
|
Filing Dt:
|
05/04/1995
|
Title:
|
OXIDE FORMED IN SEMICONDUCTOR SUBSTRATE BY IMPLANTATION OF SUBSTRATE WITH A NOBLE GAS PRIOR TO OXIDATION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/02/1997
|
Application #:
|
08437957
|
Filing Dt:
|
05/09/1995
|
Title:
|
ELECTRONIC SIMULATION AND EMULATION SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
06/16/1998
|
Application #:
|
08441539
|
Filing Dt:
|
05/15/1995
|
Title:
|
METHOD OF CALCULATING MACROCELL POWER AND DELAY VALUES
|
|
|
Patent #:
|
|
Issue Dt:
|
09/26/2000
|
Application #:
|
08442726
|
Filing Dt:
|
05/17/1995
|
Title:
|
METHOD OF ACCOMPLISHING A LEAST-RECENTLY USED REPLACEMENT SCHEME USING REPPLE COUNTERS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/14/1997
|
Application #:
|
08443887
|
Filing Dt:
|
05/31/1995
|
Title:
|
A PSEUDO-LRU CACHE MEMORY REPLACEMENT METHOD AND APPARATUS UTILIZING NODES
|
|
|
Patent #:
|
|
Issue Dt:
|
06/29/1999
|
Application #:
|
08445828
|
Filing Dt:
|
05/22/1995
|
Title:
|
METHOD AND APPARATUS FOR TRANSFERRING DATA BETWEEN TWO DEVICES WITH REDUCED MICROPROCESSOR OVERHEAD
|
|
|
Patent #:
|
|
Issue Dt:
|
12/24/1996
|
Application #:
|
08447377
|
Filing Dt:
|
05/23/1995
|
Title:
|
METHOD FOR TRANSFERRING DATA BETWEEN TWO DEVICES THAT INSURES DATA RECOVERY IN THE EVENT OF A FAULT
|
|
|
Patent #:
|
|
Issue Dt:
|
06/25/2002
|
Application #:
|
08447594
|
Filing Dt:
|
05/23/1995
|
Title:
|
APPARATUS AND METHOD FOR TRANSFERRING DATA FROM A HOST COMPUTER TO A STORAGE MEDIA USING SELECTABLE CACHING STRATEGIES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/27/1999
|
Application #:
|
08451177
|
Filing Dt:
|
05/26/1995
|
Title:
|
AUTOMATED GENERATION OF MEGACELLS IN AN INTEGRATED CIRCUIT DESIGN SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
10/20/1998
|
Application #:
|
08454539
|
Filing Dt:
|
05/30/1995
|
Title:
|
MICROMACHINED MICROSCOPIC PARTICLE SELECTING APPARATUS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/22/1997
|
Application #:
|
08461387
|
Filing Dt:
|
06/05/1995
|
Title:
|
INTEGRATED CIRCUIT STRUCTURE HAVING FLOATING ELECTRODE WITH DISCONTINUOUS PHASE OF METAL SILICIDE FORMED ON A SURFACE THEREOF AND PROCESS FOR MAKING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
06/11/1996
|
Application #:
|
08463064
|
Filing Dt:
|
06/05/1995
|
Title:
|
RELIABLE METALLIZATION WITH BARRIER FOR SEMICONDUCTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/12/1997
|
Application #:
|
08466383
|
Filing Dt:
|
06/06/1995
|
Title:
|
ANALOG TO DIGITAL CONVERTER
|
|
|
Patent #:
|
|
Issue Dt:
|
05/26/1998
|
Application #:
|
08466384
|
Filing Dt:
|
06/06/1995
|
Title:
|
DIFFERENTIAL DELAY BUFFER
|
|
|
Patent #:
|
|
Issue Dt:
|
12/23/1997
|
Application #:
|
08467849
|
Filing Dt:
|
06/06/1995
|
Title:
|
DIFFERENTIAL SIGNAL RECEIVER
|
|
|
Patent #:
|
|
Issue Dt:
|
04/22/1997
|
Application #:
|
08472475
|
Filing Dt:
|
06/07/1995
|
Title:
|
ASYNCHRONOUS TRANSFER MODE (ATM) INTERCONNECTION SYSTEM FOR MULTIPLE HOSTS INCLUDING ADVANCED PROGRAMMABLE INTERRUPT CONTROLLER (APIC)
|
|
|
Patent #:
|
|
Issue Dt:
|
11/12/1996
|
Application #:
|
08472857
|
Filing Dt:
|
06/07/1995
|
Title:
|
MEMORY TESTING APPARATUS FOR MICROELECTRONIC INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
08/19/1997
|
Application #:
|
08473543
|
Filing Dt:
|
06/07/1995
|
Title:
|
LAYOUT CONFIGURATION FOR AN INTEGRATED CIRCUIT GATE ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
10/07/1997
|
Application #:
|
08474794
|
Filing Dt:
|
06/07/1995
|
Title:
|
METHOD OF MAKING SELF-ALIGNED REMOTE POLYSILICON CONTACTS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/26/1997
|
Application #:
|
08475028
|
Filing Dt:
|
06/06/1995
|
Title:
|
METHOD OF FORMING AN MOS-TYPE INTEGRATED CIRCUIT STRUCTURE WITH A DIODE FORMED IN THE SUBSTRATE UNDER A POLYSILICON GATE ELECTRODE TO CONSERVE SPACE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/10/1997
|
Application #:
|
08475586
|
Filing Dt:
|
06/07/1995
|
Title:
|
SILICON CONTROLLED RECTIFIER (SCR) WITH CAPACITIVE TRIGGER
|
|