|
|
Patent #:
|
|
Issue Dt:
|
04/11/2006
|
Application #:
|
10659138
|
Filing Dt:
|
09/10/2003
|
Publication #:
|
|
Pub Dt:
|
03/10/2005
| | | | |
Title:
|
FIRST TIME SILICON AND PROTO TEST CELL NOTIFICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
11/17/2009
|
Application #:
|
10660888
|
Filing Dt:
|
09/12/2003
|
Publication #:
|
|
Pub Dt:
|
03/17/2005
| | | | |
Title:
|
STORAGE RECOVERY USING A DELTA LOG
|
|
|
Patent #:
|
|
Issue Dt:
|
03/14/2006
|
Application #:
|
10661013
|
Filing Dt:
|
09/12/2003
|
Publication #:
|
|
Pub Dt:
|
03/17/2005
| | | | |
Title:
|
WAFER EDGE INSPECTION DATA GATHERING
|
|
|
Patent #:
|
|
Issue Dt:
|
02/21/2006
|
Application #:
|
10662188
|
Filing Dt:
|
09/15/2003
|
Publication #:
|
|
Pub Dt:
|
03/17/2005
| | | | |
Title:
|
METAL PROGRAMMABLE PHASE-LOCKED LOOP
|
|
|
Patent #:
|
|
Issue Dt:
|
11/18/2008
|
Application #:
|
10663218
|
Filing Dt:
|
09/15/2003
|
Publication #:
|
|
Pub Dt:
|
03/17/2005
| | | | |
Title:
|
METHOD OF ISOLATING SOURCES OF VARIANCE IN PARAMETRIC DATA
|
|
|
Patent #:
|
|
Issue Dt:
|
06/21/2005
|
Application #:
|
10664137
|
Filing Dt:
|
09/17/2003
|
Publication #:
|
|
Pub Dt:
|
03/24/2005
| | | | |
Title:
|
CUSTOM CLOCK INTERCONNECTS ON A STANDARDIZED SILICON PLATFORM
|
|
|
Patent #:
|
|
Issue Dt:
|
04/20/2010
|
Application #:
|
10664636
|
Filing Dt:
|
09/19/2003
|
Title:
|
USER INTERFACE SOFTWARE DEVELOPMENT TOOL AND METHOD FOR ENHANCING THE SEQUENCING OF
INSTRUCTIONS WITHIN A SUPERSCALAR MICROPROCESSOR PIPELINE BY DISPLAYING AND MANIPULATING INSTRUCTIONS IN THE PIPELINE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/13/2006
|
Application #:
|
10665927
|
Filing Dt:
|
09/17/2003
|
Publication #:
|
|
Pub Dt:
|
03/17/2005
| | | | |
Title:
|
METHOD OF NOISE ANALYSIS AND CORRECTION OF NOISE VIOLATIONS FOR AN INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
12/04/2007
|
Application #:
|
10667010
|
Filing Dt:
|
09/19/2003
|
Publication #:
|
|
Pub Dt:
|
03/24/2005
| | | | |
Title:
|
TEST SCHEDULE ESTIMATOR FOR LEGACY BUILDS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/14/2007
|
Application #:
|
10667812
|
Filing Dt:
|
09/22/2003
|
Publication #:
|
|
Pub Dt:
|
03/24/2005
| | | | |
Title:
|
METHOD FOR OPTIMIZING EXECUTION TIME OF PARALLEL PROCESSOR PROGRAMS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/15/2008
|
Application #:
|
10667911
|
Filing Dt:
|
09/22/2003
|
Publication #:
|
|
Pub Dt:
|
03/24/2005
| | | | |
Title:
|
DEVICE FOR SIMULTANEOUS DISPLAY OF VIDEO AT TWO RESOLUTIONS WITH DIFFERENT FRACTIONS OF ACTIVE REGIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/29/2008
|
Application #:
|
10667948
|
Filing Dt:
|
09/22/2003
|
Publication #:
|
|
Pub Dt:
|
03/24/2005
| | | | |
Title:
|
METHOD AND/OR APPARATUS FOR REDUCING THE COMPLEXITY OF NON-REFERENCE FRAME ENCODING USING SELECTIVE RECONSTRUCTION
|
|
|
Patent #:
|
|
Issue Dt:
|
07/25/2006
|
Application #:
|
10668021
|
Filing Dt:
|
09/22/2003
|
Publication #:
|
|
Pub Dt:
|
03/24/2005
| | | | |
Title:
|
PAD CONDITIONER SETUP
|
|
|
Patent #:
|
|
Issue Dt:
|
07/04/2006
|
Application #:
|
10668875
|
Filing Dt:
|
09/23/2003
|
Publication #:
|
|
Pub Dt:
|
03/24/2005
| | | | |
Title:
|
HIGH PERFORMANCE VOLTAGE CONTROL DIFFUSION RESISTOR
|
|
|
Patent #:
|
|
Issue Dt:
|
03/11/2008
|
Application #:
|
10669930
|
Filing Dt:
|
09/24/2003
|
Publication #:
|
|
Pub Dt:
|
01/20/2005
| | | | |
Title:
|
MULTI-STANDARD VARIABLE BLOCK SIZE MOTION ESTIMATION PROCESSOR
|
|
|
Patent #:
|
|
Issue Dt:
|
07/05/2005
|
Application #:
|
10671352
|
Filing Dt:
|
09/25/2003
|
Publication #:
|
|
Pub Dt:
|
03/31/2005
| | | | |
Title:
|
DIGITAL PROGRAMMABLE DELAY SCHEME WITH AUTOMATIC CALIBRATION
|
|
|
Patent #:
|
|
Issue Dt:
|
08/23/2005
|
Application #:
|
10672125
|
Filing Dt:
|
09/26/2003
|
Publication #:
|
|
Pub Dt:
|
03/31/2005
| | | | |
Title:
|
SEMICONDUCTOR INTEGRATED CIRCUIT HAVING VOLTAGE-DOWN CIRCUIT REGULATOR AND CHARGE SHARING
|
|
|
Patent #:
|
|
Issue Dt:
|
09/17/2013
|
Application #:
|
10672390
|
Filing Dt:
|
09/26/2003
|
Publication #:
|
|
Pub Dt:
|
04/14/2005
| | | | |
Title:
|
Systems and methods for configuring ports of an SAS domain
|
|
|
Patent #:
|
|
Issue Dt:
|
11/29/2005
|
Application #:
|
10672538
|
Filing Dt:
|
09/26/2003
|
Publication #:
|
|
Pub Dt:
|
03/31/2005
| | | | |
Title:
|
ROUTING FOR REDUCING IMPEDANCE DISTORTIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/27/2004
|
Application #:
|
10672752
|
Filing Dt:
|
09/25/2003
|
Title:
|
METHOD AND SYSTEM FOR DECODING BIPHASE-MARK ENCODED DATA
|
|
|
Patent #:
|
|
Issue Dt:
|
04/04/2006
|
Application #:
|
10673721
|
Filing Dt:
|
09/29/2003
|
Publication #:
|
|
Pub Dt:
|
04/14/2005
| | | | |
Title:
|
FUNCTIONALITY BASED PACKAGE DESIGN FOR INTEGRATED CIRCUIT BLOCKS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/21/2006
|
Application #:
|
10674165
|
Filing Dt:
|
09/29/2003
|
Publication #:
|
|
Pub Dt:
|
03/31/2005
| | | | |
Title:
|
SINGLE VCO/LOOP FILTER TO CONTROL A WOBBLE AND READ CIRCUIT OF A DVD AND/OR CD RECORDER
|
|
|
Patent #:
|
|
Issue Dt:
|
12/27/2005
|
Application #:
|
10676602
|
Filing Dt:
|
10/01/2003
|
Publication #:
|
|
Pub Dt:
|
04/21/2005
| | | | |
Title:
|
SUBSTRATE-BIASED I/O AND POWER ESD PROTECTION CIRCUITS IN DEEP-SUBMICRON TWIN-WELL PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/04/2005
|
Application #:
|
10676934
|
Filing Dt:
|
09/30/2003
|
Title:
|
PROCESS FOR REDUCING IMPURITY LEVELS, STRESS, AND RESISTIVITY, AND INCREASING GRAIN SIZE OF COPPER FILLER IN TRENCHES AND VIAS OF INTEGRATED CIRCUIT STRUCTURES TO ENHANCE ELECTRICAL PERFORMANCE OF COPPER FILLER
|
|
|
Patent #:
|
|
Issue Dt:
|
12/07/2004
|
Application #:
|
10678245
|
Filing Dt:
|
10/03/2003
|
Title:
|
METHOD OF FORMING METAL FUSES IN CMOS PROCESSES WITH COPPER INTERCONNECT
|
|
|
Patent #:
|
|
Issue Dt:
|
01/03/2006
|
Application #:
|
10679004
|
Filing Dt:
|
10/02/2003
|
Title:
|
MECHANISM FOR IMPROVING THE STRUCTURAL INTEGRITY OF LOW-K FILMS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/28/2004
|
Application #:
|
10680047
|
Filing Dt:
|
10/07/2003
|
Title:
|
NONINTRUSIVE WAFER MARKING
|
|
|
Patent #:
|
|
Issue Dt:
|
12/06/2005
|
Application #:
|
10680503
|
Filing Dt:
|
10/06/2003
|
Title:
|
METHOD OF REDUCING PROCESS PLASMA DAMAGE USING OPTICAL SPECTROSCOPY
|
|
|
Patent #:
|
|
Issue Dt:
|
09/19/2006
|
Application #:
|
10681757
|
Filing Dt:
|
10/08/2003
|
Publication #:
|
|
Pub Dt:
|
04/14/2005
| | | | |
Title:
|
HIGH PERFORMANCE RAID MAPPING
|
|
|
Patent #:
|
|
Issue Dt:
|
08/21/2007
|
Application #:
|
10682012
|
Filing Dt:
|
10/09/2003
|
Publication #:
|
|
Pub Dt:
|
04/14/2005
| | | | |
Title:
|
METHOD, SYSTEM, AND PRODUCT FOR PROXY-BASED METHOD TRANSLATIONS FOR MULTIPLE DIFFERENT FIRMWARE VERSIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/02/2008
|
Application #:
|
10682149
|
Filing Dt:
|
10/08/2003
|
Publication #:
|
|
Pub Dt:
|
04/28/2005
| | | | |
Title:
|
SYSTEM AND METHOD OF CREATING VIRTUAL DATA PATHS USING A MULTIPLE-PATH DRIVER
|
|
|
Patent #:
|
|
Issue Dt:
|
10/21/2008
|
Application #:
|
10682631
|
Filing Dt:
|
10/09/2003
|
Publication #:
|
|
Pub Dt:
|
01/20/2005
| | | | |
Title:
|
SUPPORTING MOTION VECTORS OUTSIDE PICTURE BOUNDARIES IN MOTION ESTIMATION PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/11/2005
|
Application #:
|
10684119
|
Filing Dt:
|
10/10/2003
|
Publication #:
|
|
Pub Dt:
|
04/29/2004
| | | | |
Title:
|
IDDQ TEST METHODOLOGY BASED ON THE SENSITIVITY OF FAULT CURRENT TO POWER SUPPLY VARIATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/17/2006
|
Application #:
|
10684733
|
Filing Dt:
|
10/14/2003
|
Publication #:
|
|
Pub Dt:
|
04/14/2005
| | | | |
Title:
|
EFFICIENT IMPLEMENTATION OF MULTIPLE CLOCK DOMAIN ACCESSES TO DIFFUSED MEMORIES IN STRUCTURED ASICS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/17/2007
|
Application #:
|
10685987
|
Filing Dt:
|
10/15/2003
|
Publication #:
|
|
Pub Dt:
|
04/21/2005
| | | | |
Title:
|
METHOD, APPARATUS AND PROGRAM FOR MIGRATING BETWEEN STRIPED STORAGE AND PARITY STRIPED STORAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/13/2006
|
Application #:
|
10687991
|
Filing Dt:
|
10/17/2003
|
Publication #:
|
|
Pub Dt:
|
04/21/2005
| | | | |
Title:
|
PAGE BOUNDARY DETECTOR
|
|
|
Patent #:
|
|
Issue Dt:
|
08/30/2005
|
Application #:
|
10688023
|
Filing Dt:
|
10/16/2003
|
Title:
|
INTEGRATED NAND AND NOR-TYPE FLASH MEMORY DEVICE AND METHOD OF USING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
09/19/2006
|
Application #:
|
10688460
|
Filing Dt:
|
10/17/2003
|
Publication #:
|
|
Pub Dt:
|
04/21/2005
| | | | |
Title:
|
PROCESS AND APPARATUS FOR FAST ASSIGNMENT OF OBJECTS TO A RECTANGLE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/21/2005
|
Application #:
|
10690861
|
Filing Dt:
|
10/22/2003
|
Publication #:
|
|
Pub Dt:
|
04/28/2005
| | | | |
Title:
|
COMPLIMENTARY METAL OXIDE SEMICONDUCTOR CAPACITOR AND METHOD FOR MAKING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
01/29/2008
|
Application #:
|
10690884
|
Filing Dt:
|
10/22/2003
|
Publication #:
|
|
Pub Dt:
|
01/20/2005
| | | | |
Title:
|
LOW COMPLEXITY BLOCK SIZE DECISION FOR VARIABLE BLOCK SIZE MOTION ESTIMATION
|
|
|
Patent #:
|
|
Issue Dt:
|
02/14/2006
|
Application #:
|
10691078
|
Filing Dt:
|
10/21/2003
|
Publication #:
|
|
Pub Dt:
|
04/29/2004
| | | | |
Title:
|
TURBO DECODING
|
|
|
Patent #:
|
|
Issue Dt:
|
06/14/2005
|
Application #:
|
10691400
|
Filing Dt:
|
10/22/2003
|
Publication #:
|
|
Pub Dt:
|
04/28/2005
| | | | |
Title:
|
ULTRA LOW DIELECTRIC CONSTANT THIN FILM
|
|
|
Patent #:
|
|
Issue Dt:
|
03/22/2005
|
Application #:
|
10691938
|
Filing Dt:
|
10/23/2003
|
Title:
|
METHOD AND APPARATUS FOR MEASURING SHEET RESISTANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/04/2006
|
Application #:
|
10692091
|
Filing Dt:
|
10/23/2003
|
Title:
|
MEMORY MODULE HAVING MIRRORED PLACEMENT OF DRAM INTEGRATED CIRCUITS UPON A FOUR-LAYER PRINTED CIRCUIT BOARD
|
|
|
Patent #:
|
|
Issue Dt:
|
02/20/2007
|
Application #:
|
10692664
|
Filing Dt:
|
10/23/2003
|
Publication #:
|
|
Pub Dt:
|
04/28/2005
| | | | |
Title:
|
FIFO MEMORY WITH SINGLE PORT MEMORY MODULES FOR ALLOWING SIMULTANEOUS READ AND WRITE OPERATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/19/2006
|
Application #:
|
10693075
|
Filing Dt:
|
10/23/2003
|
Publication #:
|
|
Pub Dt:
|
04/28/2005
| | | | |
Title:
|
COMPARISON OF TWO HIERARCHICAL NETLIST TO GENERATE CHANGE ORDERS FOR UPDATING AN INTEGRATED CIRCUIT LAYOUT
|
|
|
Patent #:
|
|
Issue Dt:
|
05/17/2005
|
Application #:
|
10693078
|
Filing Dt:
|
10/23/2003
|
Publication #:
|
|
Pub Dt:
|
04/28/2005
| | | | |
Title:
|
DAISY CHAIN GANG TESTING
|
|
|
Patent #:
|
|
Issue Dt:
|
08/09/2005
|
Application #:
|
10693110
|
Filing Dt:
|
10/24/2003
|
Publication #:
|
|
Pub Dt:
|
04/28/2005
| | | | |
Title:
|
CHEMICAL MECHANICAL ELECTROPOLISHING SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
04/25/2006
|
Application #:
|
10694208
|
Filing Dt:
|
10/27/2003
|
Publication #:
|
|
Pub Dt:
|
04/28/2005
| | | | |
Title:
|
PROCESS AND APPARATUS FOR PLACEMENT OF CELLS IN AN IC DURING FLOORPLAN CREATION
|
|
|
Patent #:
|
|
Issue Dt:
|
12/20/2005
|
Application #:
|
10695929
|
Filing Dt:
|
10/28/2003
|
Publication #:
|
|
Pub Dt:
|
04/28/2005
| | | | |
Title:
|
CMOS ISOLATION CELL FOR EMBEDDED MEMORY IN POWER FAILURE ENVIRONMENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/13/2006
|
Application #:
|
10696105
|
Filing Dt:
|
10/29/2003
|
Publication #:
|
|
Pub Dt:
|
05/05/2005
| | | | |
Title:
|
GATE REUSE METHODOLOGY FOR DIFFUSED CELL-BASED IP BLOCKS IN PLATFORM-BASED SILICON PRODUCTS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/26/2006
|
Application #:
|
10696203
|
Filing Dt:
|
10/29/2003
|
Publication #:
|
|
Pub Dt:
|
05/05/2005
| | | | |
Title:
|
PROCESS YIELD LEARNING
|
|
|
Patent #:
|
|
Issue Dt:
|
03/13/2007
|
Application #:
|
10696320
|
Filing Dt:
|
10/29/2003
|
Publication #:
|
|
Pub Dt:
|
05/05/2005
| | | | |
Title:
|
NEW METHODOLOGY TO MEASURE MANY MORE TRANSISTORS ON THE SAME TEST AREA
|
|
|
Patent #:
|
|
Issue Dt:
|
03/10/2009
|
Application #:
|
10696912
|
Filing Dt:
|
10/30/2003
|
Publication #:
|
|
Pub Dt:
|
05/05/2005
| | | | |
Title:
|
OPTIMIZED INTERLEAVER AND/OR DEINTERLEAVER DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
09/12/2006
|
Application #:
|
10697357
|
Filing Dt:
|
10/29/2003
|
Publication #:
|
|
Pub Dt:
|
05/05/2005
| | | | |
Title:
|
METHOD OF PARTITIONING AN INTEGRATED CIRCUIT DESIGN FOR PHYSICAL DESIGN VERIFICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
04/11/2006
|
Application #:
|
10697446
|
Filing Dt:
|
10/29/2003
|
Title:
|
METHOD OF FORMING AN ANTIFUSE ON A SEMICONDUCTOR SUBSTRATE USING WET OXIDATION OF A NITRIDED SUBSTRATE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/29/2008
|
Application #:
|
10697506
|
Filing Dt:
|
10/29/2003
|
Title:
|
METHOD OF VAPORIZING AND IONIZING METALS FOR USE IN SEMICONDUCTOR PROCESSING
|
|
|
Patent #:
|
|
Issue Dt:
|
08/01/2006
|
Application #:
|
10697507
|
Filing Dt:
|
10/29/2003
|
Title:
|
VAPORIZATION AND IONIZATION OF METALS FOR USE IN SEMICONDUCTOR PROCESSING
|
|
|
Patent #:
|
|
Issue Dt:
|
08/16/2005
|
Application #:
|
10698167
|
Filing Dt:
|
10/30/2003
|
Title:
|
CALCIUM DOPED POLYSILICON GATE ELECTRODES
|
|
|
Patent #:
|
|
Issue Dt:
|
01/24/2006
|
Application #:
|
10698169
|
Filing Dt:
|
10/31/2003
|
Title:
|
MEMORY DEVICE HAVING AN ELECTRON TRAPPING LAYER IN A HIGH-K DIELECTRIC GATE STACK
|
|
|
Patent #:
|
|
Issue Dt:
|
05/31/2005
|
Application #:
|
10699276
|
Filing Dt:
|
10/31/2003
|
Publication #:
|
|
Pub Dt:
|
05/05/2005
| | | | |
Title:
|
MIXED LVR AND HVR RETICLE SET DESIGN FOR THE PROCESSING OF GATE ARRAYS, EMBEDDED ARRAYS AND RAPID CHIP PRODUCTS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/19/2009
|
Application #:
|
10700177
|
Filing Dt:
|
11/03/2003
|
Publication #:
|
|
Pub Dt:
|
05/05/2005
| | | | |
Title:
|
NEW HARD BISR SCHEME ALLOWING FIELD REPAIR AND USAGE OF RELIABILITY CONTROLLER
|
|
|
Patent #:
|
|
Issue Dt:
|
02/21/2006
|
Application #:
|
10700790
|
Filing Dt:
|
11/03/2003
|
Title:
|
VDD OVER AND UNDERVOLTAGE MEASUREMENT TECHNIQUES USING MONITOR CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/04/2006
|
Application #:
|
10700791
|
Filing Dt:
|
11/03/2003
|
Title:
|
METHOD FOR TESTING IDD AT MULTIPLE VOLTAGES
|
|
|
Patent #:
|
|
Issue Dt:
|
05/20/2008
|
Application #:
|
10701019
|
Filing Dt:
|
11/03/2003
|
Publication #:
|
|
Pub Dt:
|
05/05/2005
| | | | |
Title:
|
HDD FIRMWARE DOWNLOAD
|
|
|
Patent #:
|
|
Issue Dt:
|
09/06/2005
|
Application #:
|
10701328
|
Filing Dt:
|
11/03/2003
|
Title:
|
METHOD FOR PERFORMING STATISTICAL POST PROCESSING IN SEMICONDCTOR MANUFACTRING USING ID CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/22/2011
|
Application #:
|
10701332
|
Filing Dt:
|
11/04/2003
|
Publication #:
|
|
Pub Dt:
|
05/05/2005
| | | | |
Title:
|
NOVEL BISR MODE TO TEST THE REDUNDANT ELEMENTS AND REGULAR FUNCTIONAL MEMORY TO AVOID TEST ESCAPES
|
|
|
Patent #:
|
|
Issue Dt:
|
07/10/2007
|
Application #:
|
10701639
|
Filing Dt:
|
11/05/2003
|
Title:
|
LOW POWER MEMORY CONTROLLER THAT IS ADAPTABLE TO EITHER DOUBLE DATA RATE DRAM OR SINGLE DATA RATE SYNCHRONOUS DRAM CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/14/2004
|
Application #:
|
10702165
|
Filing Dt:
|
11/04/2003
|
Title:
|
THIN FILM CMOS CALIBRATION STANDARD HAVING PROTECTIVE COVER LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
09/07/2010
|
Application #:
|
10702996
|
Filing Dt:
|
11/05/2003
|
Publication #:
|
|
Pub Dt:
|
05/05/2005
| | | | |
Title:
|
SEMICONDUCTOR PACKAGE HAVING DISCRETE NON-ACTIVE ELECTRICAL COMPONENTS INCORPORATED INTO THE PACKAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/12/2006
|
Application #:
|
10704040
|
Filing Dt:
|
11/07/2003
|
Publication #:
|
|
Pub Dt:
|
05/12/2005
| | | | |
Title:
|
DECENTRALIZED VEHICULAR TRAFFIC STATUS SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
07/25/2006
|
Application #:
|
10704922
|
Filing Dt:
|
11/10/2003
|
Publication #:
|
|
Pub Dt:
|
05/12/2005
| | | | |
Title:
|
METHOD OF GENERATING A SCHEMATIC DRIVEN LAYOUT FOR A HIERARCHICAL INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
10/18/2005
|
Application #:
|
10705638
|
Filing Dt:
|
11/10/2003
|
Publication #:
|
|
Pub Dt:
|
05/26/2005
| | | | |
Title:
|
LOW-IMPACT ANALYZER INTERFACE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/15/2008
|
Application #:
|
10706110
|
Filing Dt:
|
11/12/2003
|
Publication #:
|
|
Pub Dt:
|
05/12/2005
| | | | |
Title:
|
METAL PROGRAMMABLE SELF-TIMED MEMORIES
|
|
|
Patent #:
|
|
Issue Dt:
|
02/15/2005
|
Application #:
|
10706120
|
Filing Dt:
|
11/12/2003
|
Publication #:
|
|
Pub Dt:
|
06/03/2004
| | | | |
Title:
|
LOW VOLTAGE BREAKDOWN ELEMENT FOR ESD TRIGGER DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/05/2008
|
Application #:
|
10706127
|
Filing Dt:
|
11/12/2003
|
Publication #:
|
|
Pub Dt:
|
05/12/2005
| | | | |
Title:
|
METHODOLOGY FOR DEBUGGING RTL SIMULATIONS OF PROCESSOR BASED SYSTEM ON CHIP
|
|
|
Patent #:
|
|
Issue Dt:
|
08/19/2008
|
Application #:
|
10706623
|
Filing Dt:
|
11/12/2003
|
Publication #:
|
|
Pub Dt:
|
05/12/2005
| | | | |
Title:
|
SERIAL PORT INITIALIZATION IN STORAGE SYSTEM CONTROLLERS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/17/2010
|
Application #:
|
10710772
|
Filing Dt:
|
08/02/2004
|
Title:
|
QUEUING SYSTEM WITH MECHANISM TO LIMIT BLOCKING OF HIGH-PRIORITY PACKETS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/20/2009
|
Application #:
|
10711783
|
Filing Dt:
|
10/05/2004
|
Title:
|
METHOD AND SYSTEM FOR ENFORCING HARDWARE/SOFTWARE COMPATIBILITY CONSTRAINTS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/14/2007
|
Application #:
|
10713492
|
Filing Dt:
|
11/14/2003
|
Publication #:
|
|
Pub Dt:
|
05/19/2005
| | | | |
Title:
|
FLEXIBLE DESIGN FOR MEMORY USE IN INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/23/2007
|
Application #:
|
10713951
|
Filing Dt:
|
11/14/2003
|
Publication #:
|
|
Pub Dt:
|
05/19/2005
| | | | |
Title:
|
INTEGRATED CIRCUIT CARRIER APPARATUS METHOD AND SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
11/18/2008
|
Application #:
|
10714712
|
Filing Dt:
|
11/17/2003
|
Publication #:
|
|
Pub Dt:
|
01/20/2005
| | | | |
Title:
|
HIGH QUALITY, LOW MEMORY BANDWIDTH MOTION ESTIMATION PROCESSOR
|
|
|
Patent #:
|
|
Issue Dt:
|
10/13/2009
|
Application #:
|
10714736
|
Filing Dt:
|
11/17/2003
|
Publication #:
|
|
Pub Dt:
|
05/19/2005
| | | | |
Title:
|
ADAPTIVE REFERENCE PICTURE SELECTION BASED ON INTER-PICTURE MOTION MEASUREMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
07/11/2006
|
Application #:
|
10715063
|
Filing Dt:
|
11/17/2003
|
Publication #:
|
|
Pub Dt:
|
05/19/2005
| | | | |
Title:
|
PIPELINE SCSI NEXUS ASSOCIATIVITY CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
12/27/2005
|
Application #:
|
10715929
|
Filing Dt:
|
11/18/2003
|
Title:
|
MEMORY CELL ARCHITECTURE FOR REDUCED ROUTING CONGESTION
|
|
|
Patent #:
|
|
Issue Dt:
|
07/15/2008
|
Application #:
|
10716222
|
Filing Dt:
|
11/18/2003
|
Publication #:
|
|
Pub Dt:
|
05/19/2005
| | | | |
Title:
|
DEVICE WITH VIRTUAL TILIZED IMAGE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
02/28/2006
|
Application #:
|
10716259
|
Filing Dt:
|
11/18/2003
|
Title:
|
MEMORY CELL ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/27/2005
|
Application #:
|
10716263
|
Filing Dt:
|
11/18/2003
|
Title:
|
METHOD AND APPARATUS FOR REPLACING A DEFECTIVE CELL WITHIN A MEMORY DEVICE HAVING TWISTED BIT LINES
|
|
|
Patent #:
|
|
Issue Dt:
|
05/09/2006
|
Application #:
|
10717083
|
Filing Dt:
|
11/19/2003
|
Publication #:
|
|
Pub Dt:
|
05/19/2005
| | | | |
Title:
|
CROSS SWITCH SUPPORTING SIMULTANEOUS DATA TRAFFIC IN OPPOSING DIRECTIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/15/2008
|
Application #:
|
10718286
|
Filing Dt:
|
11/19/2003
|
Publication #:
|
|
Pub Dt:
|
05/19/2005
| | | | |
Title:
|
METHODOLOGY FOR PERFORMING REGISTER READ/WRITES TO TWO OR MORE EXPANDERS WITH A COMMON TEST PORT
|
|
|
Patent #:
|
|
Issue Dt:
|
02/21/2006
|
Application #:
|
10718291
|
Filing Dt:
|
11/19/2003
|
Publication #:
|
|
Pub Dt:
|
05/19/2005
| | | | |
Title:
|
METHOD OF GENERATING A PHYSICAL NETLIST FOR A HIERARCHICAL INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
12/15/2009
|
Application #:
|
10718824
|
Filing Dt:
|
11/21/2003
|
Publication #:
|
|
Pub Dt:
|
05/26/2005
| | | | |
Title:
|
REFLECTIVITY OPTIMIZATION FOR MULTILAYER STACKS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/25/2006
|
Application #:
|
10718829
|
Filing Dt:
|
11/21/2003
|
Publication #:
|
|
Pub Dt:
|
05/26/2005
| | | | |
Title:
|
ANALYSIS OF INTEGRATED CIRCUITS FOR HIGH FREQUENCY PERFORMANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/26/2007
|
Application #:
|
10718937
|
Filing Dt:
|
11/21/2003
|
Publication #:
|
|
Pub Dt:
|
05/26/2005
| | | | |
Title:
|
SYSTEM FOR IMPROVING PCI WRITE PERFORMANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/05/2006
|
Application #:
|
10719393
|
Filing Dt:
|
11/21/2003
|
Publication #:
|
|
Pub Dt:
|
05/26/2005
| | | | |
Title:
|
PROCESS AND APPARATUS FOR PLACEMENT OF MEGACELLS IN ICS DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
02/21/2006
|
Application #:
|
10719787
|
Filing Dt:
|
11/21/2003
|
Publication #:
|
|
Pub Dt:
|
05/26/2005
| | | | |
Title:
|
METHOD AND APPARATUS FOR FINDING OPTIMAL UNIFICATION SUBSTITUTION FOR FORMULAS IN TECHNOLOGY LIBRARY
|
|
|
Patent #:
|
|
Issue Dt:
|
05/15/2007
|
Application #:
|
10719878
|
Filing Dt:
|
11/21/2003
|
Title:
|
DEVICE AND METHOD FOR USING A LESSENED LOAD TO MEASURE SIGNAL SKEW AT THE OUTPUT OF AN INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
04/10/2007
|
Application #:
|
10720360
|
Filing Dt:
|
11/24/2003
|
Publication #:
|
|
Pub Dt:
|
05/26/2005
| | | | |
Title:
|
METHOD AND/OR CIRCUIT FOR IMPLEMENTING A ZOOM IN A VIDEO SIGNAL
|
|
|
Patent #:
|
|
Issue Dt:
|
04/22/2008
|
Application #:
|
10720783
|
Filing Dt:
|
11/24/2003
|
Publication #:
|
|
Pub Dt:
|
06/09/2005
| | | | |
Title:
|
GRAPHICAL SYMBOLS FOR H.264 BITSTREAM SYNTAX ELEMENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/11/2005
|
Application #:
|
10721843
|
Filing Dt:
|
11/25/2003
|
Publication #:
|
|
Pub Dt:
|
05/26/2005
| | | | |
Title:
|
PROGRAMMABLE PHASE-LOCKED LOOP
|
|