skip navigationU S P T O SealUnited States Patent and Trademark Office AOTW logo
Home|Site Index|Search|Guides|Contacts|eBusiness|eBiz alerts|News|Help
Assignments on the Web > Patent Query
Patent Assignment Details
NOTE:Results display only for issued patents and published applications. For pending or abandoned applications please consult USPTO staff.

Reel/Frame:030633/0424   Pages: 419
Recorded: 06/18/2013
Attorney Dkt #:CRS1-38770
Conveyance: SECURITY AGREEMENT
Total properties: 6079
Page 59 of 61
Pages: 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61
1
Patent #:
Issue Dt:
04/08/2014
Application #:
13671951
Filing Dt:
11/08/2012
Publication #:
Pub Dt:
03/14/2013
Title:
OFFSET ERROR AUTOMATIC CALIBRATION INTEGRATED CIRCUIT
2
Patent #:
Issue Dt:
06/30/2015
Application #:
13673212
Filing Dt:
11/09/2012
Publication #:
Pub Dt:
05/15/2014
Title:
WETTABLE LEAD ENDS ON A FLAT-PACK NO-LEAD MICROELECTRONIC PACKAGE
3
Patent #:
Issue Dt:
12/29/2015
Application #:
13674367
Filing Dt:
11/12/2012
Publication #:
Pub Dt:
05/15/2014
Title:
PROGRAMMING A NON-VOLATILE MEMORY (NVM) SYSTEM HAVING ERROR CORRECTION CODE (ECC)
4
Patent #:
Issue Dt:
10/28/2014
Application #:
13675008
Filing Dt:
11/13/2012
Publication #:
Pub Dt:
05/15/2014
Title:
TRACE ROUTING WITHIN A SEMICONDUCTOR PACKAGE SUBSTRATE
5
Patent #:
Issue Dt:
01/05/2016
Application #:
13677800
Filing Dt:
11/15/2012
Publication #:
Pub Dt:
05/15/2014
Title:
INTEGRATED CIRCUIT WITH DEGRADATION MONITORING
6
Patent #:
Issue Dt:
03/17/2015
Application #:
13678117
Filing Dt:
11/15/2012
Publication #:
Pub Dt:
05/15/2014
Title:
TEMPERATURE DEPENDENT TIMER CIRCUIT
7
Patent #:
Issue Dt:
09/15/2015
Application #:
13678789
Filing Dt:
11/16/2012
Publication #:
Pub Dt:
05/22/2014
Title:
TABLE MODEL CIRCUIT SIMULATION ACCELERATION USING MODEL CACHING
8
Patent #:
Issue Dt:
07/14/2015
Application #:
13679481
Filing Dt:
11/16/2012
Publication #:
Pub Dt:
05/22/2014
Title:
DYNAMIC READ SCHEME FOR HIGH RELIABILITY HIGH PERFORMANCE FLASH MEMORY
9
Patent #:
Issue Dt:
04/19/2016
Application #:
13679515
Filing Dt:
11/16/2012
Publication #:
Pub Dt:
05/22/2014
Title:
NON-VOLATILE MEMORY ROBUST START-UP USING ANALOG-TO-DIGITAL CONVERTER
10
Patent #:
NONE
Issue Dt:
Application #:
13681401
Filing Dt:
11/19/2012
Publication #:
Pub Dt:
01/23/2014
Title:
SEMICONDUCTOR WAFER DICING METHOD
11
Patent #:
Issue Dt:
01/13/2015
Application #:
13681406
Filing Dt:
11/19/2012
Publication #:
Pub Dt:
01/30/2014
Title:
SYSTEM AND METHOD FOR PERFORMING SCAN TEST
12
Patent #:
Issue Dt:
09/16/2014
Application #:
13681437
Filing Dt:
11/20/2012
Publication #:
Pub Dt:
01/30/2014
Title:
SEMICONDUCTOR DEVICE PACKAGE WITH CAP ELEMENT
13
Patent #:
Issue Dt:
03/24/2015
Application #:
13681956
Filing Dt:
11/20/2012
Publication #:
Pub Dt:
05/22/2014
Title:
LOW-POWER VOLTAGE TAMPER DETECTION
14
Patent #:
Issue Dt:
04/14/2015
Application #:
13682350
Filing Dt:
11/20/2012
Publication #:
Pub Dt:
05/22/2014
Title:
FLEXIBLE CONTROL MECHANISM FOR STORE GATHERING IN A WRITE BUFFER
15
Patent #:
Issue Dt:
10/13/2015
Application #:
13682367
Filing Dt:
11/20/2012
Publication #:
Pub Dt:
05/22/2014
Title:
FLEXIBLE CONTROL MECHANISM FOR STORE GATHERING IN A WRITE BUFFER
16
Patent #:
Issue Dt:
03/22/2016
Application #:
13682558
Filing Dt:
11/20/2012
Publication #:
Pub Dt:
05/22/2014
Title:
INTEGRATED CIRCUIT ELECTRICAL PROTECTION DEVICE
17
Patent #:
Issue Dt:
09/06/2016
Application #:
13682604
Filing Dt:
11/20/2012
Publication #:
Pub Dt:
05/22/2014
Title:
TRIGGER CIRCUIT AND METHOD FOR IMPROVED TRANSIENT IMMUNITY
18
Patent #:
Issue Dt:
11/04/2014
Application #:
13682749
Filing Dt:
11/21/2012
Publication #:
Pub Dt:
02/06/2014
Title:
LOW POWER SCAN FLIP-FLOP CELL
19
Patent #:
NONE
Issue Dt:
Application #:
13682751
Filing Dt:
11/21/2012
Publication #:
Pub Dt:
02/27/2014
Title:
METHOD AND SYSTEM FOR DEBLOCK FILTERING CODED MACROBLOCKS
20
Patent #:
Issue Dt:
03/10/2015
Application #:
13682755
Filing Dt:
11/21/2012
Publication #:
Pub Dt:
05/22/2014
Title:
SYSTEM FOR DATA TRANSFER BETWEEN ASYNCHRONOUS CLOCK DOMAINS
21
Patent #:
Issue Dt:
05/09/2017
Application #:
13684840
Filing Dt:
11/26/2012
Publication #:
Pub Dt:
04/04/2013
Title:
TEST STRUCTURE ACTIVATED BY PROBE NEEDLE
22
Patent #:
Issue Dt:
11/29/2016
Application #:
13686102
Filing Dt:
11/27/2012
Publication #:
Pub Dt:
05/29/2014
Title:
ELECTRONIC DEVICES WITH CAVITY-TYPE, PERMEABLE MATERIAL FILLED PACKAGES, AND METHODS OF THEIR MANUFACTURE
23
Patent #:
Issue Dt:
05/20/2014
Application #:
13686889
Filing Dt:
11/27/2012
Publication #:
Pub Dt:
05/29/2014
Title:
VOLTAGE RAMP-UP PROTECTION
24
Patent #:
Issue Dt:
09/23/2014
Application #:
13686901
Filing Dt:
11/27/2012
Publication #:
Pub Dt:
05/29/2014
Title:
METHOD AND INTEGRATED CIRCUIT THAT PROVIDES TRACKING BETWEEN MULTIPLE REGULATED VOLTAGES
25
Patent #:
Issue Dt:
05/10/2016
Application #:
13687299
Filing Dt:
11/28/2012
Publication #:
Pub Dt:
05/29/2014
Title:
INERTIAL SENSOR AND METHOD OF LEVITATION EFFECT COMPENSATION
26
Patent #:
NONE
Issue Dt:
Application #:
13687424
Filing Dt:
11/28/2012
Publication #:
Pub Dt:
05/29/2014
Title:
SPRING FOR MICROELECTROMECHANICAL SYSTEMS (MEMS) DEVICE
27
Patent #:
Issue Dt:
07/26/2016
Application #:
13688820
Filing Dt:
11/29/2012
Publication #:
Pub Dt:
05/29/2014
Title:
ELECTRONIC DEVICES WITH EMBEDDED DIE INTERCONNECT STRUCTURES, AND METHODS OF MANUFACTURE THEREOF
28
Patent #:
Issue Dt:
08/12/2014
Application #:
13689034
Filing Dt:
11/29/2012
Publication #:
Pub Dt:
05/29/2014
Title:
SEMICONDUCTOR DEVICE PACKAGE
29
Patent #:
Issue Dt:
12/15/2015
Application #:
13689037
Filing Dt:
11/29/2012
Publication #:
Pub Dt:
04/04/2013
Title:
SYSTEMS AND METHODS FOR DELIVERING POWER IN RESPONSE TO A CONNECTION EVENT
30
Patent #:
Issue Dt:
09/02/2014
Application #:
13689043
Filing Dt:
11/29/2012
Publication #:
Pub Dt:
05/29/2014
Title:
SYSTEMS AND METHODS FOR CONTROLLING POWER IN SEMICONDUCTOR CIRCUITS
31
Patent #:
NONE
Issue Dt:
Application #:
13689274
Filing Dt:
11/29/2012
Publication #:
Pub Dt:
05/29/2014
Title:
METHODS FOR THE FABRICATION OF SEMICONDUCTOR DEVICES INCLUDING SUB-ISOLATION BURIED LAYERS
32
Patent #:
Issue Dt:
04/19/2016
Application #:
13689331
Filing Dt:
11/29/2012
Publication #:
Pub Dt:
10/31/2013
Title:
MEMORY COLUMN DROWSY CONTROL
33
Patent #:
Issue Dt:
09/17/2013
Application #:
13689424
Filing Dt:
11/29/2012
Title:
PROVIDING AN AUTOMATIC OPTICAL INSPECTION FEATURE FOR SOLDER JOINTS ON SEMICONDUCTOR PACKAGES
34
Patent #:
NONE
Issue Dt:
Application #:
13689845
Filing Dt:
11/30/2012
Publication #:
Pub Dt:
06/05/2014
Title:
SEMICONDUCTOR DEVICE PACKAGES PROVIDING ENHANCED EXPOSED TOE FILLETS
35
Patent #:
Issue Dt:
10/27/2015
Application #:
13690046
Filing Dt:
11/30/2012
Publication #:
Pub Dt:
06/05/2014
Title:
OVER VOLTAGE PROTECTION FOR A THIN OXIDE LOAD CIRCUIT
36
Patent #:
Issue Dt:
01/14/2014
Application #:
13690336
Filing Dt:
11/30/2012
Title:
AC COUPLED LEVEL SHIFTER
37
Patent #:
Issue Dt:
09/20/2016
Application #:
13690888
Filing Dt:
11/30/2012
Publication #:
Pub Dt:
02/20/2014
Title:
RANDOM ACCESS OF A CACHE PORTION USING AN ACCESS MODULE
38
Patent #:
Issue Dt:
03/25/2014
Application #:
13695670
Filing Dt:
11/01/2012
Publication #:
Pub Dt:
03/07/2013
Title:
INTEGRATED CIRCUIT, ELECTRONIC DEVICE AND ESD PROTECTION THEREFOR
39
Patent #:
Issue Dt:
08/11/2015
Application #:
13698122
Filing Dt:
11/15/2012
Publication #:
Pub Dt:
03/07/2013
Title:
POWER SWITCHING APPARATUS AND METHOD FOR IMPROVING CURRENT SENSE ACCURACY
40
Patent #:
Issue Dt:
09/01/2015
Application #:
13701303
Filing Dt:
11/30/2012
Publication #:
Pub Dt:
03/28/2013
Title:
INTEGRATED CIRCUIT DEVICE, ELECTRONIC DEVICE AND METHOD FOR DETECTING TIMING VIOLATIONS WITHIN A CLOCK SIGNAL
41
Patent #:
NONE
Issue Dt:
Application #:
13709049
Filing Dt:
12/09/2012
Publication #:
Pub Dt:
04/18/2013
Title:
EMBEDDED LOGIC ANALYZER
42
Patent #:
Issue Dt:
12/02/2014
Application #:
13709103
Filing Dt:
12/10/2012
Publication #:
Pub Dt:
06/12/2014
Title:
REDUCING THE POWER CONSUMPTION OF MEMORY DEVICES
43
Patent #:
Issue Dt:
12/09/2014
Application #:
13712051
Filing Dt:
12/12/2012
Publication #:
Pub Dt:
06/12/2014
Title:
INTEGRATED CIRCUITS INCLUDING INTEGRATED PASSIVE DEVICES AND METHODS OF MANUFACTURE THEREOF
44
Patent #:
Issue Dt:
07/07/2015
Application #:
13712070
Filing Dt:
12/12/2012
Publication #:
Pub Dt:
06/12/2014
Title:
SYSTEMS WITH ADJUSTABLE SAMPLING PARAMETERS AND METHODS OF THEIR OPERATION
45
Patent #:
Issue Dt:
12/30/2014
Application #:
13714415
Filing Dt:
12/14/2012
Publication #:
Pub Dt:
03/13/2014
Title:
BAND GAP REFERENCE VOLTAGE GENERATOR
46
Patent #:
NONE
Issue Dt:
Application #:
13716193
Filing Dt:
12/16/2012
Publication #:
Pub Dt:
04/24/2014
Title:
SYSTEM AND METHOD FOR CLEANING BOND WIRE
47
Patent #:
Issue Dt:
07/08/2014
Application #:
13716194
Filing Dt:
12/16/2012
Publication #:
Pub Dt:
05/22/2014
Title:
RAIL TO RAIL DIFFERENTIAL BUFFER INPUT STAGE
48
Patent #:
Issue Dt:
12/03/2013
Application #:
13717646
Filing Dt:
12/17/2012
Title:
MULTI-VOLTAGE DOMAIN CIRCUIT DESIGN VERIFICATION METHOD
49
Patent #:
Issue Dt:
01/06/2015
Application #:
13718081
Filing Dt:
12/18/2012
Publication #:
Pub Dt:
06/19/2014
Title:
SEMICONDUCTOR PACKAGE SIGNAL ROUTING USING CONDUCTIVE VIAS
50
Patent #:
Issue Dt:
11/25/2014
Application #:
13718598
Filing Dt:
12/18/2012
Publication #:
Pub Dt:
06/19/2014
Title:
REDUCING MEMS STICTION BY INTRODUCTION OF A CARBON BARRIER
51
Patent #:
Issue Dt:
03/22/2016
Application #:
13718614
Filing Dt:
12/18/2012
Publication #:
Pub Dt:
06/19/2014
Title:
REDUCING MEMS STICTION BY DEPOSITION OF NANOCLUSTERS
52
Patent #:
Issue Dt:
03/11/2014
Application #:
13723207
Filing Dt:
12/21/2012
Publication #:
Pub Dt:
04/03/2014
Title:
SYSTEM FOR OPTIMIZING NUMBER OF DIES PRODUCED ON A WAFER
53
Patent #:
Issue Dt:
05/13/2014
Application #:
13731242
Filing Dt:
12/31/2012
Publication #:
Pub Dt:
06/06/2013
Title:
METHODS OF FORMING 3-D CIRCUITS WITH INTEGRATED PASSIVE DEVICES
54
Patent #:
NONE
Issue Dt:
Application #:
13732533
Filing Dt:
01/02/2013
Publication #:
Pub Dt:
07/03/2014
Title:
SUPPRESSION OF REDUNDANT CACHE STATUS UPDATES
55
Patent #:
Issue Dt:
09/03/2013
Application #:
13735049
Filing Dt:
01/07/2013
Title:
SYSTEM FOR REDUCING POWER CONSUMPTION OF ELECTRONIC CIRCUIT
56
Patent #:
Issue Dt:
02/03/2015
Application #:
13735050
Filing Dt:
01/07/2013
Publication #:
Pub Dt:
07/10/2014
Title:
SYSTEM FOR MANAGING UPLINK QUALITY OF SERVICE (QOS) IN CELLULAR NETWORK
57
Patent #:
Issue Dt:
08/12/2014
Application #:
13735052
Filing Dt:
01/07/2013
Publication #:
Pub Dt:
07/10/2014
Title:
BOSE-CHAUDHURI-HOCQUENGHEM (BCH) DECODER
58
Patent #:
Issue Dt:
02/04/2014
Application #:
13735053
Filing Dt:
01/07/2013
Title:
CONFIGURABLE CIRCUIT AND MESH STRUCTURE FOR INTEGRATED CIRCUIT
59
Patent #:
Issue Dt:
02/04/2014
Application #:
13735054
Filing Dt:
01/07/2013
Title:
INTEGRATED CIRCUIT DESIGN VERIFICATION SYSTEM
60
Patent #:
Issue Dt:
09/22/2015
Application #:
13736310
Filing Dt:
01/08/2013
Publication #:
Pub Dt:
07/10/2014
Title:
Memory Having Improved Reliability for Certain Data Types
61
Patent #:
Issue Dt:
09/22/2015
Application #:
13736322
Filing Dt:
01/08/2013
Publication #:
Pub Dt:
07/10/2014
Title:
Memory Using Voltage to Improve Reliability for Certain Data Types
62
Patent #:
Issue Dt:
05/27/2014
Application #:
13736440
Filing Dt:
01/08/2013
Title:
SCHMITT TRIGGER CIRCUIT WITH NEAR RAIL-TO-RAIL HYSTERESIS
63
Patent #:
Issue Dt:
09/15/2015
Application #:
13739732
Filing Dt:
01/11/2013
Publication #:
Pub Dt:
07/17/2014
Title:
METHOD AND APPARATUS FOR TESTING A RANDOM NUMBER GENERATOR TESTER
64
Patent #:
Issue Dt:
05/26/2015
Application #:
13739749
Filing Dt:
01/11/2013
Publication #:
Pub Dt:
07/17/2014
Title:
BUS SIGNAL ENCODED WITH DATA AND CLOCK SIGNALS
65
Patent #:
Issue Dt:
07/14/2015
Application #:
13740404
Filing Dt:
01/14/2013
Publication #:
Pub Dt:
07/17/2014
Title:
Methods And Systems For Pushing Dirty Linefill Buffer Contents To External Bus Upon Linefill Request Failures
66
Patent #:
Issue Dt:
07/22/2014
Application #:
13740823
Filing Dt:
01/14/2013
Publication #:
Pub Dt:
07/17/2014
Title:
TRANSMISSION SYSTEM
67
Patent #:
Issue Dt:
10/21/2014
Application #:
13740862
Filing Dt:
01/14/2013
Publication #:
Pub Dt:
07/17/2014
Title:
MULTIPORT MEMORY WITH MATCHING ADDRESS AND DATA LINE CONTROL
68
Patent #:
Issue Dt:
10/14/2014
Application #:
13740868
Filing Dt:
01/14/2013
Publication #:
Pub Dt:
07/17/2014
Title:
MULTIPORT MEMORY WITH MATCHING ADDRESS CONTROL
69
Patent #:
Issue Dt:
06/30/2015
Application #:
13741743
Filing Dt:
01/15/2013
Publication #:
Pub Dt:
07/17/2014
Title:
MICROELECTRONIC ASSEMBLY HAVING A HEAT SPREADER FOR A PLURALITY OF DIE
70
Patent #:
Issue Dt:
05/13/2014
Application #:
13742532
Filing Dt:
01/16/2013
Title:
DIGITAL TO ANALOG CONVERTER WITH CURRENT STEERING SOURCE FOR REDUCED GLITCH ENERGY ERROR
71
Patent #:
Issue Dt:
09/22/2015
Application #:
13742540
Filing Dt:
01/16/2013
Publication #:
Pub Dt:
07/17/2014
Title:
REDUCING OUTPUT VOLTAGE RIPPLE OF POWER SUPPLIES
72
Patent #:
Issue Dt:
06/23/2015
Application #:
13743323
Filing Dt:
01/16/2013
Publication #:
Pub Dt:
07/17/2014
Title:
CAPACITOR CHARGING CIRCUIT WITH LOW SUB-THRESHOLD TRANSISTOR LEAKAGE CURRENT
73
Patent #:
Issue Dt:
11/18/2014
Application #:
13743324
Filing Dt:
01/16/2013
Publication #:
Pub Dt:
07/17/2014
Title:
WELL-BIASING CIRCUIT FOR INTEGRATED CIRCUIT
74
Patent #:
Issue Dt:
06/02/2015
Application #:
13745425
Filing Dt:
01/18/2013
Publication #:
Pub Dt:
07/24/2014
Title:
DMA-ASSISTED IRREGULAR SAMPLING SEQUENCES
75
Patent #:
Issue Dt:
09/16/2014
Application #:
13746840
Filing Dt:
01/22/2013
Publication #:
Pub Dt:
07/24/2014
Title:
SYSTEMS AND METHODS FOR REDUCED COUPLING BETWEEN DIGITAL SIGNAL LINES
76
Patent #:
Issue Dt:
09/08/2015
Application #:
13746841
Filing Dt:
01/22/2013
Publication #:
Pub Dt:
07/24/2014
Title:
SYSTEMS AND METHODS FOR ADAPTIVE SOFT PROGRAMMING FOR NON-VOLATILE MEMORY USING TEMPERATURE SENSOR
77
Patent #:
Issue Dt:
06/17/2014
Application #:
13746874
Filing Dt:
01/22/2013
Title:
DEVICES AND METHODS FOR CONFIGURING CONDUCTIVE ELEMENTS FOR A SEMICONDUCTOR PACKAGE
78
Patent #:
Issue Dt:
08/04/2015
Application #:
13746891
Filing Dt:
01/22/2013
Publication #:
Pub Dt:
07/24/2014
Title:
Vector Comparator System for Finding a Peak Number
79
Patent #:
Issue Dt:
05/27/2014
Application #:
13747088
Filing Dt:
01/22/2013
Title:
FLASH MEMORY WITH BIAS VOLTAGE FOR WORD LINE/ROW DRIVER
80
Patent #:
Issue Dt:
11/25/2014
Application #:
13747094
Filing Dt:
01/22/2013
Publication #:
Pub Dt:
07/24/2014
Title:
DIE EDGE SEALING STRUCTURES AND RELATED FABRICATION METHODS
81
Patent #:
Issue Dt:
09/09/2014
Application #:
13747504
Filing Dt:
01/23/2013
Publication #:
Pub Dt:
07/24/2014
Title:
DYNAMIC DETECTION METHOD FOR LATENT SLOW-TO-ERASE BIT FOR HIGH PERFORMANCE AND HIGH RELIABILITY FLASH MEMORY
82
Patent #:
Issue Dt:
12/08/2015
Application #:
13747608
Filing Dt:
01/23/2013
Publication #:
Pub Dt:
05/30/2013
Title:
MANUFACTURING METHODS FOR LATERALLY DIFFUSED METAL OXIDE SEMICONDUCTOR DEVICES
83
Patent #:
Issue Dt:
11/08/2016
Application #:
13748076
Filing Dt:
01/23/2013
Publication #:
Pub Dt:
07/24/2014
Title:
SEMICONDUCTOR DEVICE WITH ENHANCED 3D RESURF
84
Patent #:
Issue Dt:
12/23/2014
Application #:
13748381
Filing Dt:
01/23/2013
Publication #:
Pub Dt:
07/24/2014
Title:
SYSTEMS AND METHOD FOR GYROSCOPE CALIBRATION
85
Patent #:
Issue Dt:
11/18/2014
Application #:
13748598
Filing Dt:
01/24/2013
Publication #:
Pub Dt:
07/24/2014
Title:
POWER SUPPLY FOR INTEGRATED CIRCUIT
86
Patent #:
Issue Dt:
07/29/2014
Application #:
13748796
Filing Dt:
01/24/2013
Publication #:
Pub Dt:
07/24/2014
Title:
SIGMA-DELTA MODULATOR WITH TRIMMED REFERENCE VOLTAGE FOR QUANTIZER
87
Patent #:
NONE
Issue Dt:
Application #:
13748798
Filing Dt:
01/24/2013
Publication #:
Pub Dt:
07/24/2014
Title:
METHODS AND STRUCTURES FOR DYNAMICALLY CALIBRATING REFERENCE VOLTAGE
88
Patent #:
Issue Dt:
11/11/2014
Application #:
13748808
Filing Dt:
01/24/2013
Publication #:
Pub Dt:
07/24/2014
Title:
METHOD OF MAKING A NON-VOLATILE MEMORY (NVM) CELL STRUCTURE
89
Patent #:
Issue Dt:
01/05/2016
Application #:
13749542
Filing Dt:
01/24/2013
Publication #:
Pub Dt:
07/24/2014
Title:
VARIABLE DELAY AND SETUP TIME FLIP-FLOP
90
Patent #:
Issue Dt:
03/17/2015
Application #:
13750057
Filing Dt:
01/25/2013
Publication #:
Pub Dt:
07/31/2014
Title:
AREA-EFFICIENT HIGH VOLTAGE BIPOLAR-BASED ESD PROTECTION TARGETING NARROW DESIGN WINDOWS
91
Patent #:
Issue Dt:
12/30/2014
Application #:
13750419
Filing Dt:
01/25/2013
Publication #:
Pub Dt:
10/31/2013
Title:
METHOD OF FORMING AN INTEGRATED CIRCUIT HAVING VARYING SUBSTRATE DEPTH
92
Patent #:
Issue Dt:
08/25/2015
Application #:
13750936
Filing Dt:
01/25/2013
Publication #:
Pub Dt:
07/31/2014
Title:
LAYOUT-OPTIMIZED RANDOM MASK DISTRIBUTION SYSTEM AND METHOD
93
Patent #:
Issue Dt:
01/20/2015
Application #:
13750956
Filing Dt:
01/25/2013
Publication #:
Pub Dt:
07/31/2014
Title:
CRYPTOGRAPHIC KEY DERIVATION DEVICE AND METHOD THEREFOR
94
Patent #:
Issue Dt:
10/27/2015
Application #:
13751318
Filing Dt:
01/28/2013
Publication #:
Pub Dt:
05/30/2013
Title:
ELECTRONIC DEVICE MODULE WITH INTEGRATED ANTENNA STRUCTURE, AND RELATED MANUFACTURING METHOD
95
Patent #:
Issue Dt:
11/11/2014
Application #:
13751548
Filing Dt:
01/28/2013
Publication #:
Pub Dt:
07/31/2014
Title:
PROGRAMMING A SPLIT GATE BIT CELL
96
Patent #:
Issue Dt:
12/30/2014
Application #:
13753034
Filing Dt:
01/29/2013
Publication #:
Pub Dt:
07/31/2014
Title:
MICROELECTROMECHANICAL SYSTEM DEVICES HAVING CRACK RESISTANT MEMBRANE STRUCTURES AND METHODS FOR THE FABRICATION THEREOF
97
Patent #:
NONE
Issue Dt:
Application #:
13753047
Filing Dt:
01/29/2013
Publication #:
Pub Dt:
07/31/2014
Title:
Non-Volatile Memory Cells Having Carbon Impurities and Related Manufacturing Methods
98
Patent #:
Issue Dt:
08/12/2014
Application #:
13753544
Filing Dt:
01/30/2013
Publication #:
Pub Dt:
07/31/2014
Title:
RELAXATION OSCILLATOR WITH SELF-BIASED COMPARATOR
99
Patent #:
Issue Dt:
10/11/2016
Application #:
13754086
Filing Dt:
01/30/2013
Publication #:
Pub Dt:
07/31/2014
Title:
SEMICONDUCITIVE CATECHOL GROUP ENCAPSULANT ADHESION PROMOTER FOR A PACKAGED ELECTRONIC DEVICE
100
Patent #:
Issue Dt:
12/30/2014
Application #:
13754873
Filing Dt:
01/30/2013
Publication #:
Pub Dt:
07/31/2014
Title:
AMPLITUDE LOOP CONTROL FOR OSCILLATORS
Assignor
1
Exec Dt:
05/21/2013
Assignee
1
390 GREENWICH STREET
NEW YORK, NEW YORK 10013
Correspondence name and address
IP RESEARCH PLUS, INC.
21 TADCASTER CIRCLE
ATTN: PENELOPE J.A. AGODOA
WALDORF, MD 20602

Search Results as of: 06/15/2024 09:30 PM
If you have any comments or questions concerning the data displayed, contact PRD / Assignments at 571-272-3350. v.2.6
Web interface last modified: August 25, 2017 v.2.6
| .HOME | INDEX| SEARCH | eBUSINESS | CONTACT US | PRIVACY STATEMENT