Total properties:
47
|
|
Patent #:
|
|
Issue Dt:
|
08/05/2003
|
Application #:
|
09394376
|
Filing Dt:
|
09/10/1999
|
Title:
|
APPARATUS AND METHOD FOR SELF-SYNCHRONIZATION OF DATA TO A LOCAL CLOCK
|
|
|
Patent #:
|
|
Issue Dt:
|
09/23/2003
|
Application #:
|
09420909
|
Filing Dt:
|
10/20/1999
|
Title:
|
MULTICASTING METHOD AND ARRANGEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
06/22/2004
|
Application #:
|
09428285
|
Filing Dt:
|
10/27/1999
|
Title:
|
QUEUE MANAGEMENT SYSTEM PERFORMING ONE READ ONE WRITE DURING ONE CYCLE BY USING FREE QUEUES
|
|
|
Patent #:
|
|
Issue Dt:
|
03/21/2006
|
Application #:
|
09469979
|
Filing Dt:
|
12/21/1999
|
Title:
|
APPARATUS AND METHOD FOR CONVERTING DATA IN SERIAL FORMAT TO PARALLEL FORMAT AND VICE VERSA
|
|
|
Patent #:
|
|
Issue Dt:
|
10/17/2000
|
Application #:
|
09480827
|
Filing Dt:
|
01/10/2000
|
Title:
|
MASK ARRANGEMENT FOR SCALABLE CAM/RAM STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
05/08/2007
|
Application #:
|
09546494
|
Filing Dt:
|
04/10/2000
|
Title:
|
METHOD AND APPARATUS FOR DISTRIBUTION OF BANDWIDTH IN A SWITCH
|
|
|
Patent #:
|
|
Issue Dt:
|
12/20/2005
|
Application #:
|
09560105
|
Filing Dt:
|
04/28/2000
|
Title:
|
METHOD AND ARRANGEMENT FOR MANAGING PACKET QUEUES IN SWITCHES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/11/2001
|
Application #:
|
09574354
|
Filing Dt:
|
05/19/2000
|
Title:
|
CAM/RAM memory device with a scalable structure
|
|
|
Patent #:
|
|
Issue Dt:
|
06/13/2006
|
Application #:
|
09697708
|
Filing Dt:
|
10/25/2000
|
Title:
|
METHOD FOR FLOW CONTROL IN A SWITCH AND A SWITCH CONTROLLED THEREBY
|
|
|
Patent #:
|
|
Issue Dt:
|
02/21/2006
|
Application #:
|
09738720
|
Filing Dt:
|
12/15/2000
|
Publication #:
|
|
Pub Dt:
|
11/29/2001
| | | | |
Title:
|
DEVICE FOR DATASTREAM DECODING
|
|
|
Patent #:
|
|
Issue Dt:
|
09/13/2005
|
Application #:
|
09804591
|
Filing Dt:
|
03/12/2001
|
Publication #:
|
|
Pub Dt:
|
09/12/2002
| | | | |
Title:
|
SCHEDULER METHOD AND DEVICE IN A SWITCH
|
|
|
Patent #:
|
|
Issue Dt:
|
11/05/2002
|
Application #:
|
09850882
|
Filing Dt:
|
05/07/2001
|
Publication #:
|
|
Pub Dt:
|
11/07/2002
| | | | |
Title:
|
METHOD AND APPARATUS FOR CONTENT ADDRESSABLE MEMORY WITH A PARTITIONED MATCH LINE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/08/2004
|
Application #:
|
09912028
|
Filing Dt:
|
07/23/2001
|
Title:
|
ADAPTIVE REAL-TIME WORK-IN-PROGRESS TRACKING, PREDICTION, AND OPTIMIZATION SYSTEM FOR A SEMICONDUCTOR SUPPLY CHAIN
|
|
|
Patent #:
|
|
Issue Dt:
|
05/15/2007
|
Application #:
|
09912030
|
Filing Dt:
|
07/23/2001
|
Title:
|
PREDICTION BASED OPTIMIZATION OF A SEMICONDUCTOR SUPPLY CHAIN USING AN ADAPTIVE REAL TIME WORK-IN-PROGRESS TRACKING SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
08/30/2005
|
Application #:
|
10018670
|
Filing Dt:
|
02/27/2002
|
Title:
|
HEAT EXCHANGER PLATE AND SUCH A PLATE WITH A GASKET
|
|
|
Patent #:
|
|
Issue Dt:
|
01/13/2009
|
Application #:
|
10032516
|
Filing Dt:
|
10/26/2001
|
Title:
|
DOUBLE FERRULE SC CONNECTOR AND ADAPTER
|
|
|
Patent #:
|
|
Issue Dt:
|
06/10/2003
|
Application #:
|
10050003
|
Filing Dt:
|
01/15/2002
|
Title:
|
LASER PROJECTION DISPLAY SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
01/06/2009
|
Application #:
|
10619738
|
Filing Dt:
|
07/14/2003
|
Publication #:
|
|
Pub Dt:
|
03/17/2005
| | | | |
Title:
|
SYSTEM AND METHOD FOR AUTOMATING INTEGRATION OF SEMICONDUCTOR WORK IN PROCESS UPDATES
|
|
|
Patent #:
|
|
Issue Dt:
|
01/02/2007
|
Application #:
|
11255759
|
Filing Dt:
|
10/21/2005
|
Publication #:
|
|
Pub Dt:
|
02/16/2006
| | | | |
Title:
|
DEVICE FOR DATASTREAM DECODING
|
|
|
Patent #:
|
|
Issue Dt:
|
10/13/2009
|
Application #:
|
12069037
|
Filing Dt:
|
02/06/2008
|
Title:
|
CROSSBAR SWITCH WITH GROUPED INPUTS AND OUTPUTS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/20/2010
|
Application #:
|
12265571
|
Filing Dt:
|
11/05/2008
|
Publication #:
|
|
Pub Dt:
|
05/07/2009
| | | | |
Title:
|
VARIABILITY-AWARE SCHEME FOR ASYNCHRONOUS CIRCUIT INITIALIZATION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/29/2013
|
Application #:
|
12265585
|
Filing Dt:
|
11/05/2008
|
Publication #:
|
|
Pub Dt:
|
05/07/2009
| | | | |
Title:
|
VARIABILITY-AWARE SCHEME FOR HIGH-PERFORMANCE ASYNCHRONOUS CIRCUIT VOLTAGE REGLULATION
|
|
|
Patent #:
|
|
Issue Dt:
|
07/13/2010
|
Application #:
|
12346651
|
Filing Dt:
|
12/30/2008
|
Publication #:
|
|
Pub Dt:
|
04/23/2009
| | | | |
Title:
|
SYSTEM AND METHOD FOR AUTOMATING INTEGRATION OF SEMICONDUCTOR WORK IN PROCESS UPDATES
|
|
|
Patent #:
|
|
Issue Dt:
|
01/15/2013
|
Application #:
|
12592472
|
Filing Dt:
|
11/24/2009
|
Title:
|
PUSHED-RULE BIT CELLS WITH NEW FUNCTIONALITY
|
|
|
Patent #:
|
|
Issue Dt:
|
04/30/2013
|
Application #:
|
12711909
|
Filing Dt:
|
02/24/2010
|
Publication #:
|
|
Pub Dt:
|
08/25/2011
| | | | |
Title:
|
ASYNCHRONOUS SCHEME FOR CLOCK DOMAIN CROSSING
|
|
|
Patent #:
|
|
Issue Dt:
|
05/21/2013
|
Application #:
|
13181362
|
Filing Dt:
|
07/12/2011
|
Publication #:
|
|
Pub Dt:
|
01/19/2012
| | | | |
Title:
|
NETWORK OF TIGHTLY COUPLED PERFORMANCE MONITORS FOR DETERMINING THE MAXIMUM FREQUENCY OF OPERATION OF A SEMICONDUCTOR IC
|
|
|
Patent #:
|
|
Issue Dt:
|
09/12/2017
|
Application #:
|
14502954
|
Filing Dt:
|
09/30/2014
|
Publication #:
|
|
Pub Dt:
|
04/02/2015
| | | | |
Title:
|
Error Detection and Correction in Ternary Content Addressable Memory (TCAM)
|
|
|
Patent #:
|
|
Issue Dt:
|
12/27/2016
|
Application #:
|
14502966
|
Filing Dt:
|
09/30/2014
|
Publication #:
|
|
Pub Dt:
|
04/02/2015
| | | | |
Title:
|
ERROR DETECTION AND CORRECTION IN BINARY CONTENT ADDRESSABLE MEMORY (BCAM)
|
|
|
Patent #:
|
|
Issue Dt:
|
12/26/2017
|
Application #:
|
14628105
|
Filing Dt:
|
02/20/2015
|
Publication #:
|
|
Pub Dt:
|
08/25/2016
| | | | |
Title:
|
Memory Optimization in VLSI Design Using Generic Memory Models
|
|
|
Patent #:
|
|
Issue Dt:
|
08/08/2017
|
Application #:
|
14628668
|
Filing Dt:
|
02/23/2015
|
Publication #:
|
|
Pub Dt:
|
08/25/2016
| | | | |
Title:
|
Generating Specific Memory Models Using Generic Memory Models for Designing Memories in VLSI Design
|
|
|
Patent #:
|
|
Issue Dt:
|
08/08/2017
|
Application #:
|
14628676
|
Filing Dt:
|
02/23/2015
|
Publication #:
|
|
Pub Dt:
|
08/25/2016
| | | | |
Title:
|
Designing Memories in VLSI Design Using Specific Memory Models Generated from Generic Memory Models
|
|
|
Patent #:
|
|
Issue Dt:
|
09/27/2016
|
Application #:
|
14677206
|
Filing Dt:
|
04/02/2015
|
Publication #:
|
|
Pub Dt:
|
10/06/2016
| | | | |
Title:
|
Integrated Circuit Design Optimization
|
|
|
Patent #:
|
|
Issue Dt:
|
10/04/2016
|
Application #:
|
14678697
|
Filing Dt:
|
04/03/2015
|
Publication #:
|
|
Pub Dt:
|
10/06/2016
| | | | |
Title:
|
Scaling Logic Components of Integrated Circuit Design
|
|
|
Patent #:
|
|
Issue Dt:
|
09/27/2016
|
Application #:
|
14678702
|
Filing Dt:
|
04/03/2015
|
Publication #:
|
|
Pub Dt:
|
10/06/2016
| | | | |
Title:
|
SCALING MEMORY COMPONENTS OF INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
10/04/2016
|
Application #:
|
14678708
|
Filing Dt:
|
04/03/2015
|
Publication #:
|
|
Pub Dt:
|
10/06/2016
| | | | |
Title:
|
SCALING OF INTEGRATED CIRCUIT DESIGN INCLUDING LOGIC AND MEMORY COMPONENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/04/2016
|
Application #:
|
14678711
|
Filing Dt:
|
04/03/2015
|
Publication #:
|
|
Pub Dt:
|
10/06/2016
| | | | |
Title:
|
INTEGRATED CIRCUIT DESIGN SCALING FOR RECOMMENDING DESIGN POINT
|
|
|
Patent #:
|
|
Issue Dt:
|
10/04/2016
|
Application #:
|
14678715
|
Filing Dt:
|
04/03/2015
|
Publication #:
|
|
Pub Dt:
|
10/06/2016
| | | | |
Title:
|
SCALING OF INTEGRATED CIRCUIT DESIGN INCLUDING HIGH-LEVEL LOGIC COMPONENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/29/2018
|
Application #:
|
14810261
|
Filing Dt:
|
07/27/2015
|
Publication #:
|
|
Pub Dt:
|
01/28/2016
| | | | |
Title:
|
COMMUNICATION INTERFACE ARCHITECTURE USING SERIALIZER/DESERIALIZER
|
|
|
Patent #:
|
|
Issue Dt:
|
07/10/2018
|
Application #:
|
14963076
|
Filing Dt:
|
12/08/2015
|
Publication #:
|
|
Pub Dt:
|
06/09/2016
| | | | |
Title:
|
WIRELESS PROBES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/14/2018
|
Application #:
|
14963081
|
Filing Dt:
|
12/08/2015
|
Publication #:
|
|
Pub Dt:
|
06/09/2016
| | | | |
Title:
|
ELONGATED PAD STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/18/2017
|
Application #:
|
14963087
|
Filing Dt:
|
12/08/2015
|
Publication #:
|
|
Pub Dt:
|
06/09/2016
| | | | |
Title:
|
DUO CONTENT ADDRESSABLE MEMORY (CAM) USING A SINGLE CAM
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
15250885
|
Filing Dt:
|
08/29/2016
|
Publication #:
|
|
Pub Dt:
|
12/22/2016
| | | | |
Title:
|
Scaling of Integrated Circuit Design Including High-Level Logic Components
|
|
|
Patent #:
|
|
Issue Dt:
|
04/07/2020
|
Application #:
|
16222929
|
Filing Dt:
|
12/17/2018
|
Title:
|
BANDGAP CIRCUITS WITH VOLTAGE CALIBRATION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/22/2019
|
Application #:
|
16239421
|
Filing Dt:
|
01/03/2019
|
Title:
|
Successive Approximation Register (SAR) Analog to Digital Converter (ADC) with Partial Loop-Unrolling
|
|
|
Patent #:
|
|
Issue Dt:
|
02/04/2020
|
Application #:
|
16270512
|
Filing Dt:
|
02/07/2019
|
Title:
|
Baseline Wander Compensation in SerDes Transceivers
|
|
|
Patent #:
|
|
Issue Dt:
|
04/28/2020
|
Application #:
|
16273047
|
Filing Dt:
|
02/11/2019
|
Title:
|
TUNABLE VOLTAGE CONTROLLED OSCILLATORS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/03/2020
|
Application #:
|
16298945
|
Filing Dt:
|
03/11/2019
|
Publication #:
|
|
Pub Dt:
|
09/17/2020
| | | | |
Title:
|
TRANS-IMPEDANCE AMPLIFIER (TIA) WITH A T-COIL FEEDBACK LOOP
|
|