Total properties:
25
|
|
Patent #:
|
|
Issue Dt:
|
09/12/2000
|
Application #:
|
08749672
|
Filing Dt:
|
11/15/1996
|
Title:
|
SEMICONDUCTOR INTEGRATED CIRCUIT INCLUDING PLURALITY OF PHASE-LOCKED LOOPS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/05/2000
|
Application #:
|
08967658
|
Filing Dt:
|
11/10/1997
|
Title:
|
SKEW-REDUCTION CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
06/06/2000
|
Application #:
|
08991299
|
Filing Dt:
|
12/16/1997
|
Title:
|
INTERLEVEL DIELECTRIC THICKNESS MONITOR FOR COMPLEX SEMICONDUCTOR CHIPS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/15/2000
|
Application #:
|
08992618
|
Filing Dt:
|
12/17/1997
|
Title:
|
METHOD AND SYSTEM FOR PROVIDING A DRAIN SIDE POCKET IMPLANT
|
|
|
Patent #:
|
|
Issue Dt:
|
09/05/2000
|
Application #:
|
08993443
|
Filing Dt:
|
12/18/1997
|
Title:
|
NITROGEN ION IMPLANTED AMORPHOUS SILICON TO PRODUCE OXIDATION RESISTANT AND FINER GRAIN POLYSILICON BASED FLOATING GATES
|
|
|
Patent #:
|
|
Issue Dt:
|
06/27/2000
|
Application #:
|
08993716
|
Filing Dt:
|
12/18/1997
|
Title:
|
METHODOLOGY FOR ACHIEVING DUAL GATE OXIDE THICKNESSES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/08/2000
|
Application #:
|
09032362
|
Filing Dt:
|
02/27/1998
|
Title:
|
MULTIPLE CHIP HYBRID PACKAGE USING BUMP TECHNOLOGY
|
|
|
Patent #:
|
|
Issue Dt:
|
07/18/2000
|
Application #:
|
09032398
|
Filing Dt:
|
02/27/1998
|
Title:
|
MULTI-CHIP PACKAGING USING BUMP TECHNOLOGY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/29/2000
|
Application #:
|
09033836
|
Filing Dt:
|
03/03/1998
|
Title:
|
ELIMINATION OF OXYNITRIDE (ONO) ETCH RESIDUE AND POLYSILICON STRI NGERS THROUGH ISOLATION OF FLOATING GATES ON ADJACENT BITLINES BY POLYSILICON OXIDATION
|
|
|
Patent #:
|
|
Issue Dt:
|
06/13/2000
|
Application #:
|
09076663
|
Filing Dt:
|
05/12/1998
|
Title:
|
METHODS FOR PREVENTING SILICIDE RESIDUE FORMATION IN A SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/16/2000
|
Application #:
|
09098292
|
Filing Dt:
|
06/16/1998
|
Title:
|
RTCVD OXIDE AND N2O ANNEAL FOR TOP OXIDE OF ONO FILM
|
|
|
Patent #:
|
|
Issue Dt:
|
07/18/2000
|
Application #:
|
09108529
|
Filing Dt:
|
07/01/1998
|
Title:
|
PROGRAM/VERIFY TECHNIQUE FOR MULTI-LEVEL FLASH CELLS ENABLING DIFFERENT THRESHOLD LEVELS TO BE SIMULTANEOUSLY PROGRAMMED
|
|
|
Patent #:
|
|
Issue Dt:
|
09/12/2000
|
Application #:
|
09110446
|
Filing Dt:
|
07/07/1998
|
Title:
|
DOUBLE DENSITY NON-VOLATILE MEMEORY CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/29/2000
|
Application #:
|
09118382
|
Filing Dt:
|
07/17/1998
|
Title:
|
METHOD AND STRUCTURE OF ETCHING A MEMORY CELL POLISILICON GATE LAYER USING RESIST MASK AND ETCHED SILICON OXYNITRIDE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/13/2000
|
Application #:
|
09122646
|
Filing Dt:
|
07/27/1998
|
Title:
|
VOLTAGE SELECTOR FOR A D/A CONVERTER
|
|
|
Patent #:
|
|
Issue Dt:
|
08/08/2000
|
Application #:
|
09128024
|
Filing Dt:
|
08/03/1998
|
Title:
|
VT REFERENCE VOLTAGE FOR EXTREMELY LOW POWER SUPPLY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/08/2000
|
Application #:
|
09134525
|
Filing Dt:
|
08/14/1998
|
Title:
|
MULTIPURPOSE GRADED SILICON OXYNITRIDE CAP LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
08/22/2000
|
Application #:
|
09134526
|
Filing Dt:
|
08/14/1998
|
Title:
|
METHOD FOR FABRICATING A DOPED POLYSILICON FEATURE IN A SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/13/2000
|
Application #:
|
09189227
|
Filing Dt:
|
11/11/1998
|
Title:
|
LPCVD OXIDE AND RTA FOR TOP OXIDE OF ONO FILM TO IMPROVE RELIABILITY FOR FLASH MEMORY DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
06/27/2000
|
Application #:
|
09199265
|
Filing Dt:
|
11/25/1998
|
Title:
|
SEMICONDUCTOR DEVICE CONTAINING P-HDP INTERDIELECTRIC LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
06/27/2000
|
Application #:
|
09232023
|
Filing Dt:
|
01/14/1999
|
Title:
|
EEPROM DECODER BLOCK HAVING A P-WELL COUPLED TO A CHARGE PUMP FOR CHARGING THE P-WELL AND METHOD OF PROGRAMMING WITH THE EEPROM DECODER BLOCK
|
|
|
Patent #:
|
|
Issue Dt:
|
05/23/2000
|
Application #:
|
09271330
|
Filing Dt:
|
03/18/1999
|
Title:
|
METHOD AND APPARATUS FOR PREVENTING P1 PUNCHTHROUGH
|
|
|
Patent #:
|
|
Issue Dt:
|
07/11/2000
|
Application #:
|
09379479
|
Filing Dt:
|
08/23/1999
|
Title:
|
FLASH MEMORY ARCHITECTURE EMPLOYING THREE LAYER METAL INTERCONNECT FOR WORD LINE DECODING
|
|
|
Patent #:
|
|
Issue Dt:
|
08/29/2000
|
Application #:
|
09421776
|
Filing Dt:
|
10/19/1999
|
Title:
|
ADDRESS TRANSISTION DETECT TIMING ARCHITECTURE FOR A SIMULTANEOUS OPERATION FLASH MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
09/12/2000
|
Application #:
|
09427402
|
Filing Dt:
|
10/25/1999
|
Title:
|
INTEGRATED METHOD BY USING HIGH TEMPERATURE OXIDE FOR TOP OXIDE AND PERIPHERY GATE OXIDE
|
|