Patent Assignment Details
NOTE:Results display only for issued patents and published applications.
For pending or abandoned applications please consult USPTO staff.
|
Reel/Frame: | 054482/0525 | |
| Pages: | 53 |
| | Recorded: | 11/19/2020 | | |
Attorney Dkt #: | 0941-4477M |
Conveyance: | ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). |
|
Total properties:
11
|
|
Patent #:
|
|
Issue Dt:
|
01/03/2006
|
Application #:
|
09186388
|
Filing Dt:
|
11/05/1998
|
Title:
|
N TYPE IMPURITY DOPING USING IMPLANTATION OF P2+ IONS OR AS2+ IONS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/02/2005
|
Application #:
|
10361934
|
Filing Dt:
|
02/10/2003
|
Publication #:
|
|
Pub Dt:
|
08/12/2004
| | | | |
Title:
|
METHOD OF FORMING A POCKET IMPLANT REGION AFTER FORMATION OF COMPOSITE INSULATOR SPACERS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/14/2005
|
Application #:
|
10628913
|
Filing Dt:
|
07/29/2003
|
Publication #:
|
|
Pub Dt:
|
02/03/2005
| | | | |
Title:
|
METHOD OF FORMING A PARTIALLY DEPLETED SILICON ON INSULATOR (PDSOI) TRANSISTOR WITH A PAD LOCK BODY EXTENSION
|
|
|
Patent #:
|
|
Issue Dt:
|
08/09/2005
|
Application #:
|
10662674
|
Filing Dt:
|
09/15/2003
|
Publication #:
|
|
Pub Dt:
|
03/17/2005
| | | | |
Title:
|
METHOD OF FORMING DOUBLE-GATED SILICON-ON-INSULATOR (SOI) TRANSISTORS WITH CORNER ROUNDING
|
|
|
Patent #:
|
|
Issue Dt:
|
06/10/2008
|
Application #:
|
10973526
|
Filing Dt:
|
10/25/2004
|
Publication #:
|
|
Pub Dt:
|
04/27/2006
| | | | |
Title:
|
ANTI-REFLECTIVE SIDEWALL COATED ALTERNATING PHASE SHIFT MASK AND FABRICATION METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
02/14/2006
|
Application #:
|
11128010
|
Filing Dt:
|
05/12/2005
|
Publication #:
|
|
Pub Dt:
|
09/22/2005
| | | | |
Title:
|
METHOD OF FORMING A PARTIALLY DEPLETED SILICON ON INSULATOR (PDSOI) TRANSISTOR WITH A PAD LOCK BODY EXTENSION
|
|
|
Patent #:
|
|
Issue Dt:
|
11/28/2006
|
Application #:
|
11174857
|
Filing Dt:
|
07/05/2005
|
Publication #:
|
|
Pub Dt:
|
01/19/2006
| | | | |
Title:
|
DOUBLE-GATED SILICON-ON-INSULATOR (SOI) TRANSISTORS WITH CORNER ROUNDING
|
|
|
Patent #:
|
|
Issue Dt:
|
11/10/2009
|
Application #:
|
11304455
|
Filing Dt:
|
12/15/2005
|
Publication #:
|
|
Pub Dt:
|
06/21/2007
| | | | |
Title:
|
DOUBLE ANNEAL WITH IMPROVED RELIABILITY FOR DUAL CONTACT ETCH STOP LINER SCHEME
|
|
|
Patent #:
|
|
Issue Dt:
|
08/10/2010
|
Application #:
|
11383951
|
Filing Dt:
|
05/17/2006
|
Publication #:
|
|
Pub Dt:
|
11/22/2007
| | | | |
Title:
|
STRAINED CHANNEL TRANSISTOR AND METHOD OF FABRICATION THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
06/01/2010
|
Application #:
|
11615980
|
Filing Dt:
|
12/24/2006
|
Publication #:
|
|
Pub Dt:
|
06/26/2008
| | | | |
Title:
|
SELECTIVE STI STRESS RELAXATION THROUGH ION IMPLANTATION
|
|
|
Patent #:
|
|
Issue Dt:
|
01/11/2011
|
Application #:
|
11855168
|
Filing Dt:
|
09/14/2007
|
Publication #:
|
|
Pub Dt:
|
03/19/2009
| | | | |
Title:
|
SEMICONDUCTOR STRUCTURE INCLUDING HIGH VOLTAGE DEVICE
|
|
Assignee
|
|
|
NO. 8, LI-HSIN RD. 6, HSINCHU SCIENCE PARK |
HSINCHU, TAIWAN 300-78 |
|
Correspondence name and address
|
|
BIRCH, STEWART, KOLASCH & BIRCH, LLP
|
|
8110 GATEHOUSE ROAD, SUITE 100 EAST
|
|
FALLS CHURCH, VA 22042-1248
|
Search Results as of:
05/30/2024 02:12 PM
If you have any comments or questions concerning the data displayed,
contact
PRD / Assignments at 571-272-3350. v.2.6
Web interface last modified:
August 25, 2017 v.2.6
|