|
|
Patent #:
|
|
Issue Dt:
|
04/24/2001
|
Application #:
|
09161923
|
Filing Dt:
|
09/28/1998
|
Title:
|
LINEARLY EXPANDABLE SELF-ROUTING CROSSBAR SWITCH
|
|
|
Patent #:
|
|
Issue Dt:
|
04/17/2001
|
Application #:
|
09246268
|
Filing Dt:
|
02/08/1999
|
Title:
|
COMMON-GATE TRANSIMPEDANCE AMPLIFIER WITH DYNAMICALLY CONTROLLED INPUT IMPEDANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/13/2004
|
Application #:
|
09253469
|
Filing Dt:
|
02/19/1999
|
Title:
|
COMMUNICATION SYSTEM EMPLOYING A NETWORK OF POWER MANAGED TRANSCEIVERS THAT CAN GENERATE A CLOCKING SIGNAL OR ENABLE DATA BYPASS OF A DIGITAL SYSTEM ASSOCIATED WITH EACH TRANSCEIVER
|
|
|
Patent #:
|
|
Issue Dt:
|
07/04/2000
|
Application #:
|
09256426
|
Filing Dt:
|
02/23/1999
|
Title:
|
TRANSIMPEDANCE AMPLIFIER WITH AUTOMATIC GAIN CONTROL
|
|
|
Patent #:
|
|
Issue Dt:
|
05/08/2001
|
Application #:
|
09265725
|
Filing Dt:
|
03/09/1999
|
Title:
|
PHASE SELECTION CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
09/12/2006
|
Application #:
|
09275727
|
Filing Dt:
|
03/24/1999
|
Title:
|
STORAGE AREA NETWORK ADMINISTRATION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/16/2004
|
Application #:
|
09280112
|
Filing Dt:
|
03/26/1999
|
Title:
|
MICROCONTROLLER INSTRUCTION SET
|
|
|
Patent #:
|
|
Issue Dt:
|
05/15/2001
|
Application #:
|
09322738
|
Filing Dt:
|
05/28/1999
|
Title:
|
CONTROLLED ORTHOGONAL CURRENT OSCILLATOR WITH RANGING
|
|
|
Patent #:
|
|
Issue Dt:
|
03/20/2001
|
Application #:
|
09364974
|
Filing Dt:
|
07/31/1999
|
Title:
|
MULTIPLE-PHASE-INTERPOLATION LC VOLTAGE-CONTROLLED OSCILLATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
04/24/2001
|
Application #:
|
09370557
|
Filing Dt:
|
08/09/1999
|
Title:
|
MEMORY CELL WITH SELF-ALIGNED FLOATING GATE AND SEPARATE SELECT GATE, AND FABRICATION PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/29/2002
|
Application #:
|
09376763
|
Filing Dt:
|
08/17/1999
|
Title:
|
MODULE BASED ADDRESS TRANSLATION ARRANGEMENT AND TRANSACTION OFFLOADING IN A DIGITAL SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
05/25/2004
|
Application #:
|
09376773
|
Filing Dt:
|
08/17/1999
|
Title:
|
OBJECT ORIENTED FAULT TOLERANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/25/2003
|
Application #:
|
09389954
|
Filing Dt:
|
09/03/1999
|
Title:
|
HOST-MEMORY BASED RAID SYSTEM, DEVICE, AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
08/01/2000
|
Application #:
|
09390060
|
Filing Dt:
|
09/03/1999
|
Title:
|
WORD LINE AND SOURCE LINE DRIVER CIRCUITRIES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/12/2000
|
Application #:
|
09396555
|
Filing Dt:
|
09/08/1999
|
Title:
|
DUAL AUTOMATIC GAIN CONTROL IN A QAM DEMODULATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
08/20/2002
|
Application #:
|
09399981
|
Filing Dt:
|
09/20/1999
|
Title:
|
SUMS OF PRODUCTION DATAPATH
|
|
|
Patent #:
|
|
Issue Dt:
|
12/11/2001
|
Application #:
|
09401173
|
Filing Dt:
|
09/22/1999
|
Title:
|
SELF ALIGNED METHOD OF FORMING A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS AND A MEMORY ARRAY MADE THEREBY
|
|
|
Patent #:
|
|
Issue Dt:
|
02/25/2003
|
Application #:
|
09401622
|
Filing Dt:
|
09/22/1999
|
Publication #:
|
|
Pub Dt:
|
08/15/2002
| | | | |
Title:
|
SELF-ALIGNED NON-VOLATILE RANDOM ACCESS MEMORY CELL AND PROCESS TO MAKE THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
12/26/2000
|
Application #:
|
09405450
|
Filing Dt:
|
09/24/1999
|
Title:
|
METHOD, SYSTEM AND APPARATUS FOR DETERMINING THAT A PROGRAMMING VOLTAGE LEVEL IS SUFFICIENT FOR RELIABLY PROGRAMMING AN EEPROM
|
|
|
Patent #:
|
|
Issue Dt:
|
01/21/2003
|
Application #:
|
09405451
|
Filing Dt:
|
09/24/1999
|
Title:
|
INTEGRATED CIRCUIT DEVICE HAVING A SELF-BIASED, SINGLE PIN RADIO FREQUENCY SIGNAL INPUT
|
|
|
Patent #:
|
|
Issue Dt:
|
06/12/2001
|
Application #:
|
09407450
|
Filing Dt:
|
09/28/1999
|
Title:
|
METHOD FOR REDUCING DIE CRACKING IN INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/13/2002
|
Application #:
|
09410787
|
Filing Dt:
|
10/01/1999
|
Title:
|
APPARATUS AND METHOD FOR INDEPENDENT THRESHOLD VOLTAGE CONTROL OF MEMORY CELL AND SELECT GATE IN A SPLIT-EEPROM
|
|
|
Patent #:
|
|
Issue Dt:
|
02/06/2001
|
Application #:
|
09412854
|
Filing Dt:
|
10/05/1999
|
Title:
|
MEMORY CELL WITH SELF-ALIGNED FLOATING GATE AND SEPARATE SELECT GATE, AND FABRICATION PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/18/2001
|
Application #:
|
09420318
|
Filing Dt:
|
10/19/1999
|
Title:
|
MEMORY MANAGEMENT METHOD AND APPARATUS FOR PARTITIONING HOMOGENEOUS MEMORY AND RESTRICTING ACCESS OF INSTALLED APPLICATIONS TO PREDETERMINED MEMORY RANGES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/07/2001
|
Application #:
|
09421446
|
Filing Dt:
|
10/19/1999
|
Title:
|
APPARATUS AND METHOD FOR PROGRAMMABLE PARAMETRIC TOGGLE TESTING OF DIGITAL CMOS PADS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/05/2001
|
Application #:
|
09428291
|
Filing Dt:
|
10/27/1999
|
Title:
|
CLAMP CIRCUIT USING PMOS-TRANSISTORS WITH A WEAK TEMPERATURE DEPENDENCY
|
|
|
Patent #:
|
|
Issue Dt:
|
11/05/2002
|
Application #:
|
09436064
|
Filing Dt:
|
11/08/1999
|
Title:
|
DRIVE CIRCUIT FOR LIQUID CRYSTAL DISPLAY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
07/22/2003
|
Application #:
|
09444001
|
Filing Dt:
|
11/19/1999
|
Title:
|
DIGITAL FREQUENCY MONITORING
|
|
|
Patent #:
|
|
Issue Dt:
|
05/20/2003
|
Application #:
|
09455301
|
Filing Dt:
|
12/06/1999
|
Title:
|
METHOD OF CONSERVING MEMORY RESOURCES BY DIRECTLY DECOMPRESSING A COMPRESSED BIOS ASSOCIATED WITH AN OPTION ROM BIOS CHIP TO AN ALLOCATED CONVENTIONAL MEMORY OF SYSTEM MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
04/23/2002
|
Application #:
|
09458264
|
Filing Dt:
|
12/09/1999
|
Publication #:
|
|
Pub Dt:
|
06/14/2001
| | | | |
Title:
|
DUAL-DIE INTEGRATED CIRCUIT PACKAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/27/2003
|
Application #:
|
09459284
|
Filing Dt:
|
12/17/1999
|
Title:
|
METHOD FOR ANISOTROPIC PLASMA-CHEMICAL DRY ETCHING OF SILICON NITRIDE LAYERS USING A GAS MIXTURE CONTAINING FLUORINE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/23/2003
|
Application #:
|
09459972
|
Filing Dt:
|
12/14/1999
|
Title:
|
POS-PHY INTERFACE FOR INTERCONNECTION OF PHYSICAL LAYER DEVICES AND LINK LAYER DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/01/2003
|
Application #:
|
09464127
|
Filing Dt:
|
12/16/1999
|
Title:
|
SYSTEM AND METHOD FOR PARITY CACHING BASED ON STRIPE LOCKING IN RAID DATA STORAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/01/2002
|
Application #:
|
09464250
|
Filing Dt:
|
12/16/1999
|
Title:
|
SYSTEM AND METHOD FOR DATA STORAGE ARCHIVE BIT UPDATE AFTER SNAPSHOT BACKUP
|
|
|
Patent #:
|
|
Issue Dt:
|
01/21/2003
|
Application #:
|
09465057
|
Filing Dt:
|
12/16/1999
|
Title:
|
SYSTEM AND METHOD FOR ACCOMPLISHING DATA STORAGE MIGRATION BETWEEN RAID LEVELS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/14/2003
|
Application #:
|
09471263
|
Filing Dt:
|
12/23/1999
|
Title:
|
MULTITHREADED ADDRESS RESOLUTION SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
06/24/2003
|
Application #:
|
09472153
|
Filing Dt:
|
12/27/1999
|
Title:
|
SCALEABLE BANDWIDTH INTERCONNECT FOR SIMULTANEOUS TRANSFER OF MIXED PLEISIOCHRONOUS DIGITAL HIERARCY (PDH) CLIENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/29/2003
|
Application #:
|
09475647
|
Filing Dt:
|
12/30/1999
|
Title:
|
COUNT/ADDRESS GENERATION CIRCUITRY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/10/2004
|
Application #:
|
09484248
|
Filing Dt:
|
01/18/2000
|
Publication #:
|
|
Pub Dt:
|
12/13/2001
| | | | |
Title:
|
DIGITAL DELAY LINE WITH SYNCHRONOUS CONTROL
|
|
|
Patent #:
|
|
Issue Dt:
|
04/02/2002
|
Application #:
|
09489917
|
Filing Dt:
|
01/24/2000
|
Title:
|
PAGE MEMORY MANAGEMENT IN NON TIME CRITICAL DATA BUFFERING APPLICATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/17/2002
|
Application #:
|
09491129
|
Filing Dt:
|
01/26/2000
|
Title:
|
CAPACITIVE SENSOR AND ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
07/31/2001
|
Application #:
|
09506999
|
Filing Dt:
|
02/18/2000
|
Title:
|
Bandgap voltage comparator used as a low voltage detection circuit
|
|
|
Patent #:
|
|
Issue Dt:
|
09/09/2003
|
Application #:
|
09507219
|
Filing Dt:
|
02/18/2000
|
Title:
|
AN IMPROVED OSCILLATOR AND CURRENT SOURCE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/31/2001
|
Application #:
|
09507220
|
Filing Dt:
|
02/18/2000
|
Title:
|
Output stage for a charge pump and a charge pump made thereby
|
|
|
Patent #:
|
|
Issue Dt:
|
05/06/2003
|
Application #:
|
09507234
|
Filing Dt:
|
02/18/2000
|
Title:
|
METHOD AND APPARATUS FOR TESTING A NON-VOLATILE MEMORY ARRAY HAVING A LOW NUMBER OF OUTPUT PINS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/24/2001
|
Application #:
|
09507570
|
Filing Dt:
|
02/18/2000
|
Title:
|
Non-volatile flip-flop circuit
|
|
|
Patent #:
|
|
Issue Dt:
|
03/05/2002
|
Application #:
|
09515961
|
Filing Dt:
|
02/29/2000
|
Title:
|
Low voltage rail-to-rail cmos output stage
|
|
|
Patent #:
|
|
Issue Dt:
|
04/02/2002
|
Application #:
|
09516008
|
Filing Dt:
|
02/29/2000
|
Title:
|
Low voltage rail-to-rail CMOS input stage
|
|
|
Patent #:
|
|
Issue Dt:
|
02/05/2002
|
Application #:
|
09521299
|
Filing Dt:
|
03/09/2000
|
Title:
|
Method of forming a stacked-die integrated circuit chip package on a wafer level
|
|
|
Patent #:
|
|
Issue Dt:
|
06/18/2002
|
Application #:
|
09523592
|
Filing Dt:
|
03/10/2000
|
Title:
|
MOS VARACTOR STRUCTURE WITH ENGINEERED VOLTAGE CONTROL RANGE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/23/2001
|
Application #:
|
09527298
|
Filing Dt:
|
03/16/2000
|
Title:
|
Stress reducing lead-frame for plastic encapsulation
|
|
|
Patent #:
|
|
Issue Dt:
|
10/28/2003
|
Application #:
|
09527373
|
Filing Dt:
|
03/16/2000
|
Title:
|
Differential non-volatile content addressable memory cell and array
|
|
|
Patent #:
|
|
Issue Dt:
|
07/16/2002
|
Application #:
|
09531131
|
Filing Dt:
|
03/17/2000
|
Title:
|
METHOD AND APPARATUS FOR DETECTING A TAMPER CONDITION AND ISOLATING A CIRCUIT THEREFROM
|
|
|
Patent #:
|
|
Issue Dt:
|
09/18/2001
|
Application #:
|
09536387
|
Filing Dt:
|
03/28/2000
|
Title:
|
Isolation circuit and method for controlling discharge of high-voltage in a flash EEPROM
|
|
|
Patent #:
|
|
Issue Dt:
|
04/17/2001
|
Application #:
|
09537626
|
Filing Dt:
|
03/29/2000
|
Title:
|
Operational amplifier phase reversal protection
|
|
|
Patent #:
|
|
Issue Dt:
|
03/19/2002
|
Application #:
|
09542434
|
Filing Dt:
|
04/04/2000
|
Title:
|
Page mode erase in a flash memory array
|
|
|
Patent #:
|
|
Issue Dt:
|
09/18/2001
|
Application #:
|
09544769
|
Filing Dt:
|
04/07/2000
|
Title:
|
Method and apparatus for programmable current sharing
|
|
|
Patent #:
|
|
Issue Dt:
|
01/29/2002
|
Application #:
|
09548745
|
Filing Dt:
|
04/13/2000
|
Title:
|
High-speed, adaptive IDDQ measurement
|
|
|
Patent #:
|
|
Issue Dt:
|
06/19/2001
|
Application #:
|
09550556
|
Filing Dt:
|
04/17/2000
|
Title:
|
Direct digital synthesis in a qam demodulator
|
|
|
Patent #:
|
|
Issue Dt:
|
04/08/2003
|
Application #:
|
09550883
|
Filing Dt:
|
04/17/2000
|
Title:
|
Timing recovery circuit in a QAM Demodulator
|
|
|
Patent #:
|
|
Issue Dt:
|
06/19/2001
|
Application #:
|
09550885
|
Filing Dt:
|
04/17/2000
|
Title:
|
Phase noise and additive noise estimation in a QAM demodulator
|
|
|
Patent #:
|
|
Issue Dt:
|
02/10/2004
|
Application #:
|
09552289
|
Filing Dt:
|
04/19/2000
|
Title:
|
INPUT/OUTPUT COMMUNICATION NETWORKS AND BOOTING PROTOCOLS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/17/2001
|
Application #:
|
09561710
|
Filing Dt:
|
05/01/2000
|
Title:
|
Reduction of data dependent power supply noise when sensing the state of a memory cell
|
|
|
Patent #:
|
|
Issue Dt:
|
06/12/2001
|
Application #:
|
09562490
|
Filing Dt:
|
05/01/2000
|
Title:
|
Integrated memory circuit having a flash memory array and at least one sram memory array with internal address and data bus for transfer of signals therebetween
|
|
|
Patent #:
|
|
Issue Dt:
|
03/04/2003
|
Application #:
|
09564105
|
Filing Dt:
|
05/03/2000
|
Title:
|
INTELLIGENT EXPANSION ROM SHARING BUS SUBSYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
06/04/2002
|
Application #:
|
09564324
|
Filing Dt:
|
05/03/2000
|
Title:
|
Electronically-eraseable programmable read-only memory having reduced-page-size program and erase
|
|
|
Patent #:
|
|
Issue Dt:
|
05/08/2001
|
Application #:
|
09574387
|
Filing Dt:
|
05/19/2000
|
Title:
|
Voltage regulating circuit with a clamp up circuit and a clamp down circuit operating in tandem
|
|
|
Patent #:
|
|
Issue Dt:
|
07/30/2002
|
Application #:
|
09576394
|
Filing Dt:
|
05/22/2000
|
Title:
|
FLASH MEMORY CELL WITH CONTACTLESS BIT LINE, AND PROCESS OF FABRICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
02/17/2004
|
Application #:
|
09586524
|
Filing Dt:
|
06/02/2000
|
Title:
|
REED-SOLOMON ENCODER AND DECODER
|
|
|
Patent #:
|
|
Issue Dt:
|
09/18/2001
|
Application #:
|
09586660
|
Filing Dt:
|
06/01/2000
|
Title:
|
Method for depositing a selected thickness of an interlevel dielectric material to achieve optimum global planarity on a
semiconductor wafer
|
|
|
Patent #:
|
|
Issue Dt:
|
08/19/2003
|
Application #:
|
09587538
|
Filing Dt:
|
06/01/2000
|
Title:
|
TWO-DIMENSIONAL EXECUTION QUEUE FOR HOST ADAPTERS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/16/2001
|
Application #:
|
09593934
|
Filing Dt:
|
06/15/2000
|
Title:
|
DC power converter having bipolar output and BI-Directional reactive current transfer
|
|
|
Patent #:
|
|
Issue Dt:
|
02/03/2004
|
Application #:
|
09602291
|
Filing Dt:
|
06/23/2000
|
Title:
|
METHOD, SYSTEM AND APPARATUS FOR CALIBRATING A PULSE POSITION MODULATION (PPM) DECODER TO A PPM SIGNAL
|
|
|
Patent #:
|
|
Issue Dt:
|
07/31/2001
|
Application #:
|
09603245
|
Filing Dt:
|
06/23/2000
|
Title:
|
Dual bit error rate estimation in a qam demodulator
|
|
|
Patent #:
|
|
Issue Dt:
|
05/11/2004
|
Application #:
|
09603801
|
Filing Dt:
|
06/26/2000
|
Title:
|
WIRELESS TRANSCEIVER WITH SUBTRACTIVE FILTER COMPENSATING BOTH TRANSMIT AND RECEIVE ARTIFACTS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/29/2002
|
Application #:
|
09604119
|
Filing Dt:
|
06/26/2000
|
Title:
|
Digital trimming of analog components using non-volatile memory
|
|
|
Patent #:
|
|
Issue Dt:
|
07/23/2002
|
Application #:
|
09604120
|
Filing Dt:
|
06/26/2000
|
Title:
|
DIGITAL TRIMMING OF OP AMP OFFSET VOLTAGE AND QUIESCENT CURRENT USING NON-VOLATILE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
01/28/2003
|
Application #:
|
09604203
|
Filing Dt:
|
06/27/2000
|
Title:
|
SYSTEM AND METHOD FOR DETECTING OF UNCHANGED PARITY DATA
|
|
|
Patent #:
|
|
Issue Dt:
|
07/23/2002
|
Application #:
|
09604347
|
Filing Dt:
|
06/27/2000
|
Title:
|
SYSTEM AND METHOD FOR ZEROING DATA STORAGE BLOCKS IN A RAID STORAGE IMPLEMENTATION
|
|
|
Patent #:
|
|
Issue Dt:
|
12/31/2002
|
Application #:
|
09604348
|
Filing Dt:
|
06/27/2000
|
Title:
|
SYSTEM AND METHOD FOR DETECTION OF DISK STORAGE BLOCKS CONTAINING UNIQUE VALUES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/30/2003
|
Application #:
|
09608294
|
Filing Dt:
|
06/30/2000
|
Title:
|
BUS INTERFACE FOR CELL AND/OR PACKET DATA TRANSFER
|
|
|
Patent #:
|
|
Issue Dt:
|
07/27/2004
|
Application #:
|
09613174
|
Filing Dt:
|
07/10/2000
|
Title:
|
METHODS FOR ASSOCIATING END NODES ON A FABRIC
|
|
|
Patent #:
|
|
Issue Dt:
|
11/13/2001
|
Application #:
|
09617201
|
Filing Dt:
|
07/14/2000
|
Title:
|
Low charge-injection charge pump
|
|
|
Patent #:
|
|
Issue Dt:
|
05/22/2001
|
Application #:
|
09617280
|
Filing Dt:
|
07/17/2000
|
Title:
|
Improved programming method for a memory cell
|
|
|
Patent #:
|
|
Issue Dt:
|
04/24/2001
|
Application #:
|
09617281
|
Filing Dt:
|
07/17/2000
|
Title:
|
Method for minimizing program disturb in a memory cell
|
|
|
Patent #:
|
|
Issue Dt:
|
05/20/2003
|
Application #:
|
09621964
|
Filing Dt:
|
07/21/2000
|
Title:
|
SWITCHED CAPACITOR TRANSMITTER PRE-DRIVER
|
|
|
Patent #:
|
|
Issue Dt:
|
12/18/2001
|
Application #:
|
09627351
|
Filing Dt:
|
07/28/2000
|
Title:
|
Secure programmable logic device
|
|
|
Patent #:
|
|
Issue Dt:
|
05/28/2002
|
Application #:
|
09627917
|
Filing Dt:
|
07/28/2000
|
Title:
|
TESTING OF MULTILEVEL SEMICONDUCTOR MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
10/25/2005
|
Application #:
|
09627927
|
Filing Dt:
|
07/28/2000
|
Title:
|
CRYPTOGRAPHY PRIVATE KEY STORAGE AND RECOVERY METHOD AND APPARATUS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/12/2003
|
Application #:
|
09639840
|
Filing Dt:
|
08/16/2000
|
Title:
|
CIRCUIT SERIAL PROGRAMMING OF DEFAULT CONFIGURATION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/06/2003
|
Application #:
|
09639841
|
Filing Dt:
|
08/16/2000
|
Title:
|
PROGRAMMABLE AUTO-CONVERTING ANAALOG TO DIGITAL CONVERTSION MODULE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/19/2002
|
Application #:
|
09650561
|
Filing Dt:
|
08/30/2000
|
Title:
|
High-speed, low-power sample and hold circuit
|
|
|
Patent #:
|
|
Issue Dt:
|
04/06/2004
|
Application #:
|
09650774
|
Filing Dt:
|
08/29/2000
|
Title:
|
CONTENTION-BASED METHODS FOR GENERATING REDUCED NUMBER OF INTERRUPTS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/02/2002
|
Application #:
|
09661681
|
Filing Dt:
|
09/14/2000
|
Title:
|
BIAS GENERATING CIRCUIT FOR USE WITH AN OSCILLATING CIRCUIT IN AN INTEGRATED CIRCUIT CHARGE PUMP
|
|
|
Patent #:
|
|
Issue Dt:
|
04/01/2003
|
Application #:
|
09675355
|
Filing Dt:
|
09/29/2000
|
Title:
|
COMPARATOR PROGRAMMABLE FOR HIGH-SPEED OR LOW-POWER OPERATION
|
|
|
Patent #:
|
|
Issue Dt:
|
02/04/2003
|
Application #:
|
09675356
|
Filing Dt:
|
09/29/2000
|
Title:
|
INPUT VOLTAGE OFFSET CALIBRATION OF AN ANALOG DEVICE USING A MICROCONTROLLER
|
|
|
Patent #:
|
|
Issue Dt:
|
10/01/2002
|
Application #:
|
09676389
|
Filing Dt:
|
09/29/2000
|
Title:
|
AUTO-CALIBRATION CIRCUIT TO MINIMIZE INPUT OFFSET VOLTAGE IN AN INTEGRATED CIRCUIT ANALOG INPUT DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/18/2004
|
Application #:
|
09680679
|
Filing Dt:
|
10/06/2000
|
Title:
|
A CLOCK RECOVERY UNIT WHICH USES A DETECTED FREQUENCY DIFFERENCE SIGNAL TO HELP ESTABLISH PHASE LOCK BETWEEN A TRANSMITTED DATA SIGNAL AND A RECOVERED CLOCK SIGNAL
|
|
|
Patent #:
|
|
Issue Dt:
|
08/31/2004
|
Application #:
|
09680834
|
Filing Dt:
|
10/06/2000
|
Title:
|
DUAL-CHANNEL SCSI CHIPS AND METHODS FOR CONFIGURING SEPARATE INTEROPERABILITY OF EACH CHANNEL OF THE SCSI CHIP
|
|
|
Patent #:
|
|
Issue Dt:
|
10/16/2001
|
Application #:
|
09687391
|
Filing Dt:
|
10/13/2000
|
Title:
|
Shunt resistance device for monitoring battery state of charge
|
|