Total properties:
594
Page
5
of
6
Pages:
1 2 3 4 5 6
|
|
Patent #:
|
|
Issue Dt:
|
07/18/2006
|
Application #:
|
11233290
|
Filing Dt:
|
09/21/2005
|
Publication #:
|
|
Pub Dt:
|
04/13/2006
| | | | |
Title:
|
ARCHITECTURE AND INTERCONNECT SCHEME FOR PROGRAMMABLE LOGIC CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/17/2007
|
Application #:
|
11233396
|
Filing Dt:
|
09/21/2005
|
Publication #:
|
|
Pub Dt:
|
03/22/2007
| | | | |
Title:
|
NON-VOLATILE PROGRAMMABLE MEMORY CELL FOR PROGRAMMABLE LOGIC ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
09/19/2006
|
Application #:
|
11238311
|
Filing Dt:
|
09/29/2005
|
Publication #:
|
|
Pub Dt:
|
02/09/2006
| | | | |
Title:
|
SYSTEMS FOR AUTO-INTERLEAVING SYNCHRONIZATION IN A MULTIPHASE SWITCHING POWER CONVERTER
|
|
|
Patent #:
|
|
Issue Dt:
|
01/22/2008
|
Application #:
|
11240115
|
Filing Dt:
|
09/30/2005
|
Publication #:
|
|
Pub Dt:
|
02/02/2006
| | | | |
Title:
|
SQUARE WAVE DRIVE SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
11/27/2007
|
Application #:
|
11251074
|
Filing Dt:
|
10/13/2005
|
Title:
|
VOLATILE DATA STORAGE IN A NON-VOLATILE MEMORY CELL ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
04/22/2008
|
Application #:
|
11279046
|
Filing Dt:
|
04/07/2006
|
Publication #:
|
|
Pub Dt:
|
08/17/2006
| | | | |
Title:
|
INTEGRATED CIRCUIT INCLUDING PROGRAMMABLE LOGIC AND EXTERNAL-DEVICE CHIP-ENABLE OVERRIDE CONTROL
|
|
|
Patent #:
|
|
Issue Dt:
|
03/11/2008
|
Application #:
|
11281253
|
Filing Dt:
|
11/16/2005
|
Publication #:
|
|
Pub Dt:
|
05/17/2007
| | | | |
Title:
|
BIT LINE PRE-SETTLEMENT CIRCUIT AND METHOD FOR FLASH MEMORY SENSING SCHEME
|
|
|
Patent #:
|
|
Issue Dt:
|
03/03/2009
|
Application #:
|
11286144
|
Filing Dt:
|
11/23/2005
|
Publication #:
|
|
Pub Dt:
|
06/08/2006
| | | | |
Title:
|
JUNCTION TERMINATION STRUCTURES FOR WIDE-BANDGAP POWER DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
09/05/2006
|
Application #:
|
11295889
|
Filing Dt:
|
12/06/2005
|
Publication #:
|
|
Pub Dt:
|
04/27/2006
| | | | |
Title:
|
DEDICATED INPUT/OUTPUT FIRST IN/FIRST OUT MODULE FOR A FIELD PROGRAMMABLE GATE ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/05/2007
|
Application #:
|
11297088
|
Filing Dt:
|
12/07/2005
|
Publication #:
|
|
Pub Dt:
|
04/20/2006
| | | | |
Title:
|
SYNCHRONOUS FIRST-IN/FIRST-OUT BLOCK MEMORY FOR A FIELD PROGRAMMABLE GATE ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/05/2008
|
Application #:
|
11299248
|
Filing Dt:
|
12/09/2005
|
Publication #:
|
|
Pub Dt:
|
05/04/2006
| | | | |
Title:
|
ARCHITECTURE AND INTERCONNECT SCHEME FOR PROGRAMMABLE LOGIC CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/11/2007
|
Application #:
|
11303863
|
Filing Dt:
|
12/16/2005
|
Publication #:
|
|
Pub Dt:
|
06/21/2007
| | | | |
Title:
|
ADDRESS TRANSITION DETECTOR FOR FAST FLASH MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/26/2009
|
Application #:
|
11303865
|
Filing Dt:
|
12/16/2005
|
Title:
|
NON-VOLATILE TWO-TRANSISTOR PROGRAMMABLE LOGIC CELL AND ARRAY LAYOUT
|
|
|
Patent #:
|
|
Issue Dt:
|
04/22/2008
|
Application #:
|
11319751
|
Filing Dt:
|
12/27/2005
|
Title:
|
PROGRAMMING METHOD FOR NON-VOLATILE MEMORY AND NON-VOLATILE MEMORY-BASED PROGRAMMABLE LOGIC DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/24/2006
|
Application #:
|
11323417
|
Filing Dt:
|
12/30/2005
|
Publication #:
|
|
Pub Dt:
|
06/15/2006
| | | | |
Title:
|
DEGLITCHING CIRCUITS FOR A RADIATION-HARDENED STATIC RANDOM ACCESS MEMORY BASED PROGRAMMABLE ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/24/2006
|
Application #:
|
11326543
|
Filing Dt:
|
01/04/2006
|
Publication #:
|
|
Pub Dt:
|
06/01/2006
| | | | |
Title:
|
FLOOR PLAN FOR SCALABLE MULTIPLE LEVEL TAB ORIENTED INTERCONNECT ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/02/2007
|
Application #:
|
11335396
|
Filing Dt:
|
01/18/2006
|
Publication #:
|
|
Pub Dt:
|
06/01/2006
| | | | |
Title:
|
TILEABLE FIELD-PROGRAMMABLE GATE ARRAY ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/29/2008
|
Application #:
|
11345549
|
Filing Dt:
|
01/31/2006
|
Publication #:
|
|
Pub Dt:
|
06/08/2006
| | | | |
Title:
|
PROGRAMMABLE SYSTEM ON A CHIP FOR POWER-SUPPLY VOLTAGE AND CURRENT MONITORING AND CONTROL
|
|
|
Patent #:
|
|
Issue Dt:
|
02/06/2007
|
Application #:
|
11367081
|
Filing Dt:
|
03/02/2006
|
Publication #:
|
|
Pub Dt:
|
07/06/2006
| | | | |
Title:
|
APPARATUS AND METHOD OF ERROR DETECTION AND CORRECTION IN A RADIATION-HARDENED STATIC RANDOM ACCESS MEMORY FIELD-PROGRAMMABLE GATE ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
05/20/2008
|
Application #:
|
11387636
|
Filing Dt:
|
03/22/2006
|
Title:
|
CLOCK TREE NETWORK IN A FIELD PROGRAMMABLE GATE ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
11/07/2006
|
Application #:
|
11410413
|
Filing Dt:
|
04/24/2006
|
Publication #:
|
|
Pub Dt:
|
08/24/2006
| | | | |
Title:
|
INTER-TILE BUFFER SYSTEM FOR A FIELD PROGRAMMABLE GATE ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
05/01/2007
|
Application #:
|
11410415
|
Filing Dt:
|
04/24/2006
|
Publication #:
|
|
Pub Dt:
|
08/31/2006
| | | | |
Title:
|
SRAM BUS ARCHITECTURE AND INTERCONNECT TO AN FPGA
|
|
|
Patent #:
|
|
Issue Dt:
|
01/20/2009
|
Application #:
|
11414128
|
Filing Dt:
|
04/28/2006
|
Publication #:
|
|
Pub Dt:
|
05/10/2007
| | | | |
Title:
|
FRONT SIDE ILLUMINATED PHOTODIODE WITH BACKSIDE BUMP
|
|
|
Patent #:
|
|
Issue Dt:
|
04/29/2008
|
Application #:
|
11426158
|
Filing Dt:
|
06/23/2006
|
Publication #:
|
|
Pub Dt:
|
11/02/2006
| | | | |
Title:
|
THREE INPUT FIELD PROGRAMMABLE GATE ARRAY LOGIC CIRCUIT CONFIGURABLE AS A THREE INPUT LOOK UP TABLE, A D-LATCH OR A D FLIP-FLOP
|
|
|
Patent #:
|
|
Issue Dt:
|
06/10/2008
|
Application #:
|
11426541
|
Filing Dt:
|
06/26/2006
|
Title:
|
REPEATABLE BLOCK PRODUCING A NON-UNIFORM ROUTING ARCHITECTURE IN A FIELD PROGRAMMABLE GATE ARRAY HAVING SEGMENTED TRACKS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/29/2007
|
Application #:
|
11427456
|
Filing Dt:
|
06/29/2006
|
Title:
|
SRAM CELL CONTROLLED BY FLASH MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
11/20/2007
|
Application #:
|
11427717
|
Filing Dt:
|
06/29/2006
|
Title:
|
CLOCK-GENERATOR ARCHITECTURE FOR A PROGRAMMABLE-LOGIC-BASED SYSTEM ON A CHIP
|
|
|
Patent #:
|
|
Issue Dt:
|
04/03/2007
|
Application #:
|
11428944
|
Filing Dt:
|
07/06/2006
|
Title:
|
DEDICATED INPUT/OUTPUT FIRST IN/FIRST OUT MODULE FOR A FIELD PROGRAMMABLE GATE ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
11/28/2006
|
Application #:
|
11432425
|
Filing Dt:
|
05/10/2006
|
Publication #:
|
|
Pub Dt:
|
09/14/2006
| | | | |
Title:
|
ARCHITECTURE AND INTERCONNECT SCHEME FOR PROGRAMMABLE LOGIC CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/10/2008
|
Application #:
|
11460055
|
Filing Dt:
|
07/26/2006
|
Publication #:
|
|
Pub Dt:
|
11/16/2006
| | | | |
Title:
|
NON-VOLATILE MEMORY ARCHITECTURE FOR PROGRAMMABLE-LOGIC-BASED SYSTEM ON A CHIP
|
|
|
Patent #:
|
|
Issue Dt:
|
11/10/2009
|
Application #:
|
11463846
|
Filing Dt:
|
08/10/2006
|
Title:
|
FLASH-BASED FPGA WITH SECURE REPROGRAMMING
|
|
|
Patent #:
|
|
Issue Dt:
|
10/09/2007
|
Application #:
|
11465530
|
Filing Dt:
|
08/18/2006
|
Title:
|
MIXED-SIGNAL SYSTEM-ON-A-CHIP ANALOG SIGNAL DIRECT INTERCONNECTION THROUGH PROGRAMMABLE LOGIC CONTROL
|
|
|
Patent #:
|
|
Issue Dt:
|
08/19/2008
|
Application #:
|
11465899
|
Filing Dt:
|
08/21/2006
|
Publication #:
|
|
Pub Dt:
|
12/14/2006
| | | | |
Title:
|
NON-VOLATILE MEMORY CONFIGURATION SCHEME FOR VOLATILE-MEMORY-BASED PROGRAMMABLE CIRCUITS IN AN FPGA
|
|
|
Patent #:
|
|
Issue Dt:
|
10/21/2008
|
Application #:
|
11467475
|
Filing Dt:
|
08/25/2006
|
Publication #:
|
|
Pub Dt:
|
12/21/2006
| | | | |
Title:
|
VOLTAGE-AND TEMPERATURE-COMPENSATED RC OSCILLATOR CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
07/22/2008
|
Application #:
|
11484243
|
Filing Dt:
|
07/10/2006
|
Title:
|
DEGLITCHING CIRCUITS FOR A RADIATION-HARDENED STATIC RANDOM ACCESS MEMORY BASED PROGRAMMABLE ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/06/2007
|
Application #:
|
11484244
|
Filing Dt:
|
07/10/2006
|
Title:
|
FLASH/DYNAMIC RANDOM ACCESS MEMORY FIELD PROGRAMMABLE GATE ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
01/12/2010
|
Application #:
|
11526324
|
Filing Dt:
|
09/25/2006
|
Publication #:
|
|
Pub Dt:
|
01/18/2007
| | | | |
Title:
|
FULL-BRIDGE AND HALF-BRIDGE COMPATIBLE DRIVER TIMING SCHEDULE FOR DIRECT DRIVE BACKLIGHT SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
10/07/2008
|
Application #:
|
11531375
|
Filing Dt:
|
09/13/2006
|
Title:
|
MULTI-LEVEL ROUTING ARCHITECTURE IN A FIELD PROGRAMMABLE GATE ARRAY HAVING TRANSMITTERS AND RECEIVERS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/11/2007
|
Application #:
|
11532757
|
Filing Dt:
|
09/18/2006
|
Title:
|
PARALLEL PROGRAMMABLE ANTIFUSE FIELD PROGRAMMABLE GATE ARRAY DEVICE (FPGA) AND A METHOD FOR PROGRAMMING AND TESTING AN ANTIFUSE FPGA
|
|
|
Patent #:
|
|
Issue Dt:
|
08/25/2009
|
Application #:
|
11536581
|
Filing Dt:
|
09/28/2006
|
Publication #:
|
|
Pub Dt:
|
04/05/2007
| | | | |
Title:
|
SELF ALIGNED PROCESS FOR BJT FABRICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
06/22/2010
|
Application #:
|
11542090
|
Filing Dt:
|
09/29/2006
|
Publication #:
|
|
Pub Dt:
|
04/03/2008
| | | | |
Title:
|
PLASTIC SURFACE MOUNT LARGE AREA POWER DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/27/2008
|
Application #:
|
11548199
|
Filing Dt:
|
10/10/2006
|
Title:
|
FIELD-PROGRAMMABLE GATE ARRAY LOW VOLTAGE DIFFERENTIAL SIGNALING DRIVER UTILIZING TWO COMPLIMENTARY OUTPUT BUFFERS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/02/2009
|
Application #:
|
11550336
|
Filing Dt:
|
10/17/2006
|
Title:
|
CYCLIC REDUNDANCY CHECKING OF A FIELD PROGRAMMABLE GATE ARRAY HAVING AN SRAM MEMORY ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/09/2008
|
Application #:
|
11551857
|
Filing Dt:
|
10/23/2006
|
Publication #:
|
|
Pub Dt:
|
03/01/2007
| | | | |
Title:
|
SYSTEM-ON-A-CHIP INTEGRATED CIRCUIT INCLUDING DUAL-FUNCTION ANALOG AND DIGITAL INPUTS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/22/2008
|
Application #:
|
11551973
|
Filing Dt:
|
10/23/2006
|
Publication #:
|
|
Pub Dt:
|
03/01/2007
| | | | |
Title:
|
NON-VOLATILE LOOK-UP TABLE FOR AN FPGA
|
|
|
Patent #:
|
|
Issue Dt:
|
01/27/2009
|
Application #:
|
11552482
|
Filing Dt:
|
10/24/2006
|
Title:
|
METHOD AND APPARATUS OF MEMORY CLEARING WITH MONITORING RAM MEMORY CELLS IN A FIELD PROGRAMMABLE GATED ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
01/27/2009
|
Application #:
|
11561695
|
Filing Dt:
|
11/20/2006
|
Title:
|
DELAY LOCKED LOOP FOR AN FPGA ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/11/2008
|
Application #:
|
11561705
|
Filing Dt:
|
11/20/2006
|
Publication #:
|
|
Pub Dt:
|
04/05/2007
| | | | |
Title:
|
TILEABLE FIELD-PROGRAMMABLE GATE ARRAY ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/19/2008
|
Application #:
|
11562049
|
Filing Dt:
|
11/21/2006
|
Title:
|
INTEGRATED MULTI-FUNCTION ANALOG CIRCUIT INCLUDING VOLTAGE, CURRENT, AND TEMPERATURE MONITOR AND GATE-DRIVER CIRCUIT BLOCKS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/22/2009
|
Application #:
|
11567625
|
Filing Dt:
|
12/06/2006
|
Publication #:
|
|
Pub Dt:
|
04/26/2007
| | | | |
Title:
|
METHOD FOR ERASING PROGRAMMABLE INTERCONNECT CELLS FOR FIELD PROGRAMMABLE GATE ARRAYS USING REVERSE BIAS VOLTAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/19/2008
|
Application #:
|
11600002
|
Filing Dt:
|
11/15/2006
|
Title:
|
VOLTAGE REGULATION LOOP WITH VARIABLE GAIN CONTROL FOR INVERTER CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
07/15/2008
|
Application #:
|
11612771
|
Filing Dt:
|
12/19/2006
|
Title:
|
MIXED SIGNAL SYSTEM-ON-A-CHIP INTEGRATED SIMULTANEOUS MULTIPLE SAMPLE/HOLD CIRCUITS AND EMBEDDED ANALOG COMPARATORS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/02/2010
|
Application #:
|
11614897
|
Filing Dt:
|
12/21/2006
|
Publication #:
|
|
Pub Dt:
|
05/03/2007
| | | | |
Title:
|
DESIGN AND FABRICATION OF RUGGED FRED, POWER MOSFET OR IGBT
|
|
|
Patent #:
|
|
Issue Dt:
|
10/30/2007
|
Application #:
|
11617559
|
Filing Dt:
|
12/28/2006
|
Publication #:
|
|
Pub Dt:
|
05/10/2007
| | | | |
Title:
|
APPARATUS AND METHOD OF ERROR DETECTION AND CORRECTION IN A RADIATION-HARDENED STATIC RANDOM ACCESS MEMORY FIELD-PROGRAMMABLE GATE ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/03/2009
|
Application #:
|
11619547
|
Filing Dt:
|
01/03/2007
|
Publication #:
|
|
Pub Dt:
|
05/10/2007
| | | | |
Title:
|
FLASH/DYNAMIC RANDOM ACCESS MEMORY FIELD PROGRAMMABLE GATE ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
04/29/2008
|
Application #:
|
11676188
|
Filing Dt:
|
02/16/2007
|
Publication #:
|
|
Pub Dt:
|
06/21/2007
| | | | |
Title:
|
RADIATION TOLERANT SRAM BIT
|
|
|
Patent #:
|
|
Issue Dt:
|
06/10/2008
|
Application #:
|
11677432
|
Filing Dt:
|
02/21/2007
|
Title:
|
DEDICATED INPUT/OUTPUT FIRST IN/FIRST OUT MODULE FOR A FIELD PROGRAMMABLE GATE ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
01/27/2009
|
Application #:
|
11677441
|
Filing Dt:
|
02/21/2007
|
Title:
|
LOW-CAPACITANCE INPUT/OUTPUT AND ELECTROSTATIC DISCHARGE CIRCUIT FOR PROTECTING AN INTEGRATED CIRCUIT FROM ELECTROSTATIC DISCHARGE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/24/2008
|
Application #:
|
11679046
|
Filing Dt:
|
02/26/2007
|
Publication #:
|
|
Pub Dt:
|
06/14/2007
| | | | |
Title:
|
OPTICAL AND TEMPERATURE FEEDBACKS TO CONTROL DISPLAY BRIGHTNESS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/28/2009
|
Application #:
|
11682242
|
Filing Dt:
|
03/05/2007
|
Publication #:
|
|
Pub Dt:
|
06/28/2007
| | | | |
Title:
|
SPLIT PHASE INVERTERS FOR CCFL BACKLIGHT SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
10/28/2008
|
Application #:
|
11688688
|
Filing Dt:
|
03/20/2007
|
Publication #:
|
|
Pub Dt:
|
08/09/2007
| | | | |
Title:
|
SRAM BUS ARCHITECTURE AND INTERCONNECT TO AN FPGA
|
|
|
Patent #:
|
|
Issue Dt:
|
07/01/2008
|
Application #:
|
11692717
|
Filing Dt:
|
03/28/2007
|
Publication #:
|
|
Pub Dt:
|
07/19/2007
| | | | |
Title:
|
FIELD PROGRAMMABLE GATE ARRAY LONG LINE ROUTING NETWORK
|
|
|
Patent #:
|
|
Issue Dt:
|
05/18/2010
|
Application #:
|
11695992
|
Filing Dt:
|
04/03/2007
|
Publication #:
|
|
Pub Dt:
|
08/09/2007
| | | | |
Title:
|
INTEGRATED CIRCUIT WAFER WITH INTER-DIE METAL INTERCONNECT LINES TRAVERSING SCRIBE-LINE BOUNDARIES
|
|
|
Patent #:
|
|
Issue Dt:
|
11/15/2011
|
Application #:
|
11728624
|
Filing Dt:
|
03/27/2007
|
Publication #:
|
|
Pub Dt:
|
10/02/2008
| | | | |
Title:
|
INTEGRATED CIRCUIT WITH FLEXIBLE PLANER LEADS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/01/2008
|
Application #:
|
11737030
|
Filing Dt:
|
04/18/2007
|
Publication #:
|
|
Pub Dt:
|
08/09/2007
| | | | |
Title:
|
SYNCHRONOUS FIRST-IN/FIRST-OUT BLOCK MEMORY FOR A FIELD PROGRAMMABLE GATE ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
11/11/2008
|
Application #:
|
11737172
|
Filing Dt:
|
04/19/2007
|
Publication #:
|
|
Pub Dt:
|
10/25/2007
| | | | |
Title:
|
CHARGE LIMITED HIGH VOLTAGE SWITCH CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/05/2008
|
Application #:
|
11740458
|
Filing Dt:
|
04/26/2007
|
Publication #:
|
|
Pub Dt:
|
08/16/2007
| | | | |
Title:
|
SRAM CELL CONTROLLED BY FLASH MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
12/15/2009
|
Application #:
|
11745134
|
Filing Dt:
|
05/07/2007
|
Publication #:
|
|
Pub Dt:
|
09/06/2007
| | | | |
Title:
|
SYSTEM FOR SIGNAL ROUTING LINE AGGREGATION IN A FIELD-PROGRAMMABLE GATE ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/10/2008
|
Application #:
|
11748865
|
Filing Dt:
|
05/15/2007
|
Publication #:
|
|
Pub Dt:
|
09/13/2007
| | | | |
Title:
|
BLOCK SYMMETRIZATION IN A FIELD PROGRAMMABLE GATE ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/11/2008
|
Application #:
|
11750650
|
Filing Dt:
|
05/18/2007
|
Publication #:
|
|
Pub Dt:
|
09/20/2007
| | | | |
Title:
|
NON-VOLATILE TWO-TRANSISTOR PROGRAMMABLE LOGIC CELL AND ARRAY LAYOUT
|
|
|
Patent #:
|
|
Issue Dt:
|
09/15/2009
|
Application #:
|
11762451
|
Filing Dt:
|
06/13/2007
|
Publication #:
|
|
Pub Dt:
|
10/04/2007
| | | | |
Title:
|
NON-VOLATILE PROGRAMMABLE MEMORY CELL FOR PROGRAMMABLE LOGIC ARRAY
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
11764295
|
Filing Dt:
|
06/18/2007
|
Publication #:
|
|
Pub Dt:
|
12/18/2008
| | | | |
Title:
|
DETERMINATION OF WIRE METRIC FOR DELIVERY OF POWER TO A POWERED DEVICE OVER COMMUNICATION CABLING
|
|
|
Patent #:
|
|
Issue Dt:
|
07/15/2008
|
Application #:
|
11769169
|
Filing Dt:
|
06/27/2007
|
Publication #:
|
|
Pub Dt:
|
12/06/2007
| | | | |
Title:
|
CIRCUIT AND METHOD FOR SUPPLYING PROGRAMMING POTENTIAL AT VOLTAGES LARGER THAN BVDSS OF PROGRAMMING TRANSISTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/04/2009
|
Application #:
|
11773611
|
Filing Dt:
|
07/05/2007
|
Publication #:
|
|
Pub Dt:
|
05/29/2008
| | | | |
Title:
|
STRIKING AND OPEN LAMP REGULATION FOR CCFL CONTROLLER
|
|
|
Patent #:
|
|
Issue Dt:
|
11/04/2008
|
Application #:
|
11774676
|
Filing Dt:
|
07/09/2007
|
Publication #:
|
|
Pub Dt:
|
11/01/2007
| | | | |
Title:
|
PROGRAMMABLE SYSTEM ON A CHIP FOR TEMPERATURE MONITORING AND CONTROL
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
11789455
|
Filing Dt:
|
04/23/2007
|
Publication #:
|
|
Pub Dt:
|
11/15/2007
| | | | |
Title:
|
Spray coating apparatus and fixtures
|
|
|
Patent #:
|
|
Issue Dt:
|
05/03/2011
|
Application #:
|
11829335
|
Filing Dt:
|
07/27/2007
|
Publication #:
|
|
Pub Dt:
|
01/29/2009
| | | | |
Title:
|
ERROR-DETECTING AND CORRECTING FPGA ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/07/2009
|
Application #:
|
11830685
|
Filing Dt:
|
07/30/2007
|
Publication #:
|
|
Pub Dt:
|
11/22/2007
| | | | |
Title:
|
PRIMARY SIDE CURRENT BALANCING SCHEME FOR MULTIPLE CCF LAMP OPERATION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/12/2009
|
Application #:
|
11833833
|
Filing Dt:
|
08/03/2007
|
Publication #:
|
|
Pub Dt:
|
02/14/2008
| | | | |
Title:
|
ADDRESS TRANSITION DETECTOR FOR FAST FLASH MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/16/2009
|
Application #:
|
11837700
|
Filing Dt:
|
08/13/2007
|
Publication #:
|
|
Pub Dt:
|
01/31/2008
| | | | |
Title:
|
PARALLEL PROGRAMMABLE ANTIFUSE FIELD PROGRAMMABLE GATE ARRAY DEVICE (FPGA) AND A METHOD FOR PROGRAMMING AND TESTING AN ANTIFUSE FPGA
|
|
|
Patent #:
|
|
Issue Dt:
|
08/25/2009
|
Application #:
|
11843575
|
Filing Dt:
|
08/22/2007
|
Publication #:
|
|
Pub Dt:
|
12/13/2007
| | | | |
Title:
|
ARCHITECTURE FOR ROUTING RESOURCES IN A FIELD PROGRAMMABLE GATE ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/02/2010
|
Application #:
|
11844569
|
Filing Dt:
|
08/24/2007
|
Title:
|
APPARATUS AND METHOD FOR INITIALIZING AN INTEGRATED CIRCUIT DEVICE AND ACTIVATING A FUNCTION OF THE DEVICE ONCE AN INPUT POWER SUPPLY HAS REACHED A THRESHOLD VOLTAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/16/2008
|
Application #:
|
11844581
|
Filing Dt:
|
08/24/2007
|
Title:
|
APPARATUS AND METHOD FOR INITIALIZING AN INTEGRATED CIRCUIT DEVICE AND ACTIVATING A FUNCTION OF THE DEVICE ONCE AN INPUT POWER SUPPLY HAS REACHED A THRESHOLD VOLTAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/05/2008
|
Application #:
|
11855974
|
Filing Dt:
|
09/14/2007
|
Title:
|
FPGA ARCHITECTURE HAVING TWO-LEVEL CLUSTER INPUT INTERCONNECT SCHEME WITHOUT BANDWIDTH LIMITATION
|
|
|
Patent #:
|
|
Issue Dt:
|
02/17/2009
|
Application #:
|
11858322
|
Filing Dt:
|
09/20/2007
|
Publication #:
|
|
Pub Dt:
|
01/10/2008
| | | | |
Title:
|
NON-VOLATILE LOOK-UP TABLE FOR AN FPGA
|
|
|
Patent #:
|
|
Issue Dt:
|
02/24/2009
|
Application #:
|
11858330
|
Filing Dt:
|
09/20/2007
|
Publication #:
|
|
Pub Dt:
|
01/10/2008
| | | | |
Title:
|
NON-VOLATILE LOOK-UP TABLE FOR AN FPGA
|
|
|
Patent #:
|
|
Issue Dt:
|
05/26/2009
|
Application #:
|
11858341
|
Filing Dt:
|
09/20/2007
|
Publication #:
|
|
Pub Dt:
|
01/10/2008
| | | | |
Title:
|
NON-VOLATILE LOOK-UP TABLE FOR AN FPGA
|
|
|
Patent #:
|
|
Issue Dt:
|
06/30/2009
|
Application #:
|
11859073
|
Filing Dt:
|
09/21/2007
|
Title:
|
NONVOLATILE MEMORY INTEGRATED CIRCUIT HAVING ASSEMBLY BUFFER AND BIT-LINE DRIVER, AND METHOD OF OPERATION THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
10/28/2008
|
Application #:
|
11859497
|
Filing Dt:
|
09/21/2007
|
Publication #:
|
|
Pub Dt:
|
01/10/2008
| | | | |
Title:
|
APPARATUS AND METHOD OF ERROR DETECTION AND CORRECTION IN A RADIATION-HARDENED STATIC RANDOM ACCESS MEMORY FIELD-PROGRAMMABLE GATE ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/11/2009
|
Application #:
|
11861504
|
Filing Dt:
|
09/26/2007
|
Title:
|
VOLATILE DATA STORAGE IN A NON-VOLATILE MEMORY CELL ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
01/11/2011
|
Application #:
|
11866262
|
Filing Dt:
|
10/02/2007
|
Publication #:
|
|
Pub Dt:
|
04/10/2008
| | | | |
Title:
|
METHOD AND APPARATUS TO COMPENSATE FOR SUPPLY VOLTAGE VARIATIONS IN A PWM-BASED VOLTAGE REGULATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
09/30/2008
|
Application #:
|
11868694
|
Filing Dt:
|
10/08/2007
|
Publication #:
|
|
Pub Dt:
|
01/31/2008
| | | | |
Title:
|
NON-VOLATILE MEMORY CELLS IN A FIELD PROGRAMMABLE GATE ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/10/2009
|
Application #:
|
11871741
|
Filing Dt:
|
10/12/2007
|
Publication #:
|
|
Pub Dt:
|
02/07/2008
| | | | |
Title:
|
CLOCK-GENERATOR ARCHITECTURE FOR A PROGRAMMABLE-LOGIC-BASED SYSTEM ON A CHIP
|
|
|
Patent #:
|
|
Issue Dt:
|
05/26/2009
|
Application #:
|
11927237
|
Filing Dt:
|
10/29/2007
|
Title:
|
NON-VOLATILE TWO-TRANSISTOR PROGRAMMABLE LOGIC CELL AND ARRAY LAYOUT
|
|
|
Patent #:
|
|
Issue Dt:
|
01/06/2009
|
Application #:
|
11927265
|
Filing Dt:
|
10/29/2007
|
Title:
|
NON-VOLATILE TWO-TRANSISTOR PROGRAMMABLE LOGIC CELL AND ARRAY LAYOUT
|
|
|
Patent #:
|
|
Issue Dt:
|
08/11/2009
|
Application #:
|
11927282
|
Filing Dt:
|
10/29/2007
|
Title:
|
NON-VOLATILE TWO-TRANSISTOR PROGRAMMABLE LOGIC CELL AND ARRAY LAYOUT
|
|
|
Patent #:
|
|
Issue Dt:
|
11/10/2009
|
Application #:
|
11928428
|
Filing Dt:
|
10/30/2007
|
Title:
|
PROGRAMMABLE LOGIC DEVICE ADAPTED TO ENTER A LOW-POWER MODE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/08/2011
|
Application #:
|
11928445
|
Filing Dt:
|
10/30/2007
|
Title:
|
PROGRAMMABLE LOGIC DEVICE ADAPTED TO ENTER A LOW-POWER MODE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/28/2008
|
Application #:
|
11929287
|
Filing Dt:
|
10/30/2007
|
Title:
|
NON-VOLATILE LOOK-UP TABLE FOR AN FPGA
|
|
|
Patent #:
|
|
Issue Dt:
|
11/03/2009
|
Application #:
|
11931772
|
Filing Dt:
|
10/31/2007
|
Publication #:
|
|
Pub Dt:
|
02/28/2008
| | | | |
Title:
|
PROGRAMMABLE SYSTEM ON A CHIP
|
|