Total properties:
18
|
|
Patent #:
|
|
Issue Dt:
|
05/25/1999
|
Application #:
|
08605965
|
Filing Dt:
|
02/23/1996
|
Title:
|
CROSS-CONNECTED MEMORY SYSTEM FOR ALLOCATING POOL BUFFERS IN EACH FRAME BUFFER AND PROVIDING ADDRESSES THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
06/06/2000
|
Application #:
|
09036951
|
Filing Dt:
|
03/09/1998
|
Title:
|
CYCLE TIME REDUCTION USING AN EARLY PRECHARGE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/18/2000
|
Application #:
|
09045633
|
Filing Dt:
|
03/19/1998
|
Title:
|
FORMATION OF NOVEL DRAM CELL CAPACITORS BY INTEGRATION OF CAPACITORS WITH ISOLATION TRENCH SIDEWALLS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/08/2001
|
Application #:
|
09078746
|
Filing Dt:
|
05/14/1998
|
Title:
|
CIRCUIT AND METHOD FOR ENCODING AND RETRIEVING A BIT OF INFORMATION
|
|
|
Patent #:
|
|
Issue Dt:
|
07/23/2002
|
Application #:
|
09407412
|
Filing Dt:
|
09/29/1999
|
Title:
|
PROGRAMMABLE MOVING INVERSION SEQUENCER FOR MEMORY BIST ADDRESS GENERATION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/01/2001
|
Application #:
|
09426919
|
Filing Dt:
|
10/26/1999
|
Title:
|
DIFFERENTIAL SENSE AMPLIFIER WITH VOLTAGE MARGIN ENHANCEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
09/21/2004
|
Application #:
|
09549265
|
Filing Dt:
|
04/14/2000
|
Title:
|
FORMATION OF NOVEL DRAM CELL CAPACITORS BY INTEGRATION OF CAPACITORS WITH ISOLATIION TRENCH SIDEWALLS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/05/2002
|
Application #:
|
09619858
|
Filing Dt:
|
07/20/2000
|
Title:
|
MEMORY CONTROLLER ARBITRATING RAS CAS AND BANK PRECHARGE SIGNALS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/27/2004
|
Application #:
|
09665749
|
Filing Dt:
|
09/20/2000
|
Title:
|
MEMORY TESTING FOR BUILT-IN SELF-REPAIR SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
10/09/2001
|
Application #:
|
09750214
|
Filing Dt:
|
12/27/2000
|
Title:
|
Asynchronous memory self time scheme
|
|
|
Patent #:
|
|
Issue Dt:
|
11/19/2002
|
Application #:
|
09859268
|
Filing Dt:
|
05/16/2001
|
Title:
|
SELF-TIME SCHEME TO REDUCE CYCLE TIME FOR MEMORIES
|
|
|
Patent #:
|
|
Issue Dt:
|
07/08/2003
|
Application #:
|
10217769
|
Filing Dt:
|
08/13/2002
|
Publication #:
|
|
Pub Dt:
|
12/19/2002
| | | | |
Title:
|
MEMORY CONTROLLER WITH ARBITRATION AMONG SEVERAL STROBE REQUESTS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/12/2005
|
Application #:
|
10247594
|
Filing Dt:
|
09/19/2002
|
Publication #:
|
|
Pub Dt:
|
03/25/2004
| | | | |
Title:
|
MEMORY I/O BUFFER USING SHARED READ/WRITE CIRCUITRY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/22/2005
|
Application #:
|
10414516
|
Filing Dt:
|
04/15/2003
|
Publication #:
|
|
Pub Dt:
|
10/21/2004
| | | | |
Title:
|
ROW REDUNDANCY MEMORY REPAIR SCHEME WITH SHIFT OT ELIMINATE TIMING PENALTY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/13/2006
|
Application #:
|
10444891
|
Filing Dt:
|
05/23/2003
|
Publication #:
|
|
Pub Dt:
|
11/25/2004
| | | | |
Title:
|
MEMORY IMPLEMENTATION FOR HANDLING INTEGRATED CIRCUIT FABRICATION FAULTS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/03/2006
|
Application #:
|
10614642
|
Filing Dt:
|
07/07/2003
|
Publication #:
|
|
Pub Dt:
|
08/26/2004
| | | | |
Title:
|
METHOD AND SYSTEM OF TESTING DATA RETENTION OF MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
10/10/2006
|
Application #:
|
11021361
|
Filing Dt:
|
12/22/2004
|
Publication #:
|
|
Pub Dt:
|
06/22/2006
| | | | |
Title:
|
WIDE-RANGE PROGRAMMABLE DELAY LINE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/19/2007
|
Application #:
|
11237059
|
Filing Dt:
|
09/27/2005
|
Title:
|
LATCH-BASED RANDOM ACCESS MEMORY (LBRAM) WITH TRI-STATE BANKING AND CONTENTION AVOIDANCE
|
|