Total properties:
19
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14608257
|
Filing Dt:
|
01/29/2015
|
Publication #:
|
|
Pub Dt:
|
05/28/2015
| | | | |
Title:
|
HALO REGION FORMATION BY EPITAXIAL GROWTH
|
|
|
Patent #:
|
|
Issue Dt:
|
05/30/2017
|
Application #:
|
14691270
|
Filing Dt:
|
04/20/2015
|
Publication #:
|
|
Pub Dt:
|
08/13/2015
| | | | |
Title:
|
FORMATION OF LARGE SCALE SINGLE CRYSTALLINE GRAPHENE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/07/2016
|
Application #:
|
14694243
|
Filing Dt:
|
04/23/2015
|
Publication #:
|
|
Pub Dt:
|
08/13/2015
| | | | |
Title:
|
METHOD OF MANUFACTURING A FINFET DEVICE USING A SACRIFICIAL EPITAXY REGION FOR IMPROVED FIN MERGE AND FINFET DEVICE FORMED BY SAME
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14696015
|
Filing Dt:
|
04/24/2015
|
Publication #:
|
|
Pub Dt:
|
08/13/2015
| | | | |
Title:
|
ENABLING ENHANCED RELIABILITY AND MOBILITY FOR REPLACEMENT GATE PLANAR AND FINFET STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
05/10/2016
|
Application #:
|
14697670
|
Filing Dt:
|
04/28/2015
|
Publication #:
|
|
Pub Dt:
|
08/27/2015
| | | | |
Title:
|
SEMICONDUCTOR DEVICE INCLUDING FINFET AND DIODE HAVING REDUCED DEFECTS IN DEPLETION REGION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/18/2016
|
Application #:
|
14698206
|
Filing Dt:
|
04/28/2015
|
Publication #:
|
|
Pub Dt:
|
08/13/2015
| | | | |
Title:
|
SELF ALIGNED EMBEDDED GATE CARBON TRANSISTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/12/2016
|
Application #:
|
14699557
|
Filing Dt:
|
04/29/2015
|
Publication #:
|
|
Pub Dt:
|
10/08/2015
| | | | |
Title:
|
COLORIMETRIC RADIATION DOSIMETRY BASED ON FUNCTIONAL POLYMER AND NANOPARTICLE HYBRID
|
|
|
Patent #:
|
|
Issue Dt:
|
05/10/2016
|
Application #:
|
14699920
|
Filing Dt:
|
04/29/2015
|
Publication #:
|
|
Pub Dt:
|
08/20/2015
| | | | |
Title:
|
PHYSICAL UNCLONABLE FUNCTION GENERATION AND MANAGEMENT
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14708350
|
Filing Dt:
|
05/11/2015
|
Publication #:
|
|
Pub Dt:
|
08/27/2015
| | | | |
Title:
|
JOINING A CHIP TO A SUBSTRATE WITH SOLDER ALLOYS HAVING DIFFERENT REFLOW TEMPERATURES
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14734698
|
Filing Dt:
|
06/09/2015
|
Publication #:
|
|
Pub Dt:
|
12/17/2015
| | | | |
Title:
|
METHOD AND PROTECTION APPARATUS FOR PROTECTING A THERMAL SENSITIVE COMPONENT IN A THERMAL PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/12/2016
|
Application #:
|
14753628
|
Filing Dt:
|
06/29/2015
|
Title:
|
ELECTROSTATIC DISCHARGE AND PASSIVE STRUCTURES INTEGRATED IN A VERITCAL GATE FIN-TYPE FIELD EFFECT DIODE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/12/2017
|
Application #:
|
14753768
|
Filing Dt:
|
06/29/2015
|
Publication #:
|
|
Pub Dt:
|
12/29/2016
| | | | |
Title:
|
WAFER RIGIDITY WITH REINFORCEMENT STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/23/2017
|
Application #:
|
14754958
|
Filing Dt:
|
06/30/2015
|
Publication #:
|
|
Pub Dt:
|
01/05/2017
| | | | |
Title:
|
INTEGRATED CIRCUIT STRUCTURE WITH METHODS OF ELECTRICALLY CONNECTING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
06/05/2018
|
Application #:
|
14755440
|
Filing Dt:
|
06/30/2015
|
Publication #:
|
|
Pub Dt:
|
01/05/2017
| | | | |
Title:
|
METHOD TO REDUCE RESISTANCE FOR A COPPER (CU) INTERCONNECT LANDING ON MULTILAYERED METAL CONTACTS, AND SEMICONDUCTOR STRUCTURES FORMED THEREFROM
|
|
|
Patent #:
|
|
Issue Dt:
|
11/14/2017
|
Application #:
|
14755621
|
Filing Dt:
|
06/30/2015
|
Publication #:
|
|
Pub Dt:
|
01/05/2017
| | | | |
Title:
|
NETWORK CLOCK SYNCHRONIZATION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/14/2019
|
Application #:
|
14755733
|
Filing Dt:
|
06/30/2015
|
Publication #:
|
|
Pub Dt:
|
01/05/2017
| | | | |
Title:
|
ORGANIC PROBE SUBSTRATE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/06/2018
|
Application #:
|
14788296
|
Filing Dt:
|
06/30/2015
|
Publication #:
|
|
Pub Dt:
|
01/05/2017
| | | | |
Title:
|
METHOD OF SIMULTANEOUS LITHOGRAPHY AND ETCH CORRECTION FLOW
|
|
|
Patent #:
|
|
Issue Dt:
|
03/29/2016
|
Application #:
|
14796401
|
Filing Dt:
|
07/10/2015
|
Publication #:
|
|
Pub Dt:
|
11/05/2015
| | | | |
Title:
|
Read and Write Requests to Partially Cached Files
|
|
|
Patent #:
|
|
Issue Dt:
|
03/22/2016
|
Application #:
|
14797982
|
Filing Dt:
|
07/13/2015
|
Publication #:
|
|
Pub Dt:
|
11/05/2015
| | | | |
Title:
|
SELF-ALIGNED LINER FORMED ON METAL SEMICONDUCTOR ALLOY CONTACTS
|
|