skip navigationU S P T O SealUnited States Patent and Trademark Office AOTW logo
Home|Site Index|Search|Guides|Contacts|eBusiness|eBiz alerts|News|Help
Assignments on the Web > Patent Query
Patent Assignment Details
NOTE:Results display only for issued patents and published applications. For pending or abandoned applications please consult USPTO staff.

Reel/Frame:036940/0693   Pages: 11
Recorded: 11/02/2015
Conveyance: MERGER (SEE DOCUMENT FOR DETAILS).
Total properties: 45
1
Patent #:
Issue Dt:
11/04/2003
Application #:
10072458
Filing Dt:
02/07/2002
Publication #:
Pub Dt:
08/22/2002
Title:
SYSTEM FOR RAPID CONFIGURATION OF A PROGRAMMABLE LOGIC DEVICE
2
Patent #:
Issue Dt:
11/11/2003
Application #:
10072461
Filing Dt:
02/07/2002
Publication #:
Pub Dt:
08/22/2002
Title:
PROGRAMMABLE LOGIC DEVICE INCLUDING BI-DIRECTIONAL SHIFT REGISTER
3
Patent #:
Issue Dt:
09/23/2003
Application #:
10145390
Filing Dt:
05/14/2002
Publication #:
Pub Dt:
11/28/2002
Title:
CONCURRENT LOGIC OPERATIONS USING DECODER CIRCUITRY OF A LOOK-UP TABLE
4
Patent #:
Issue Dt:
05/02/2006
Application #:
10172355
Filing Dt:
06/14/2002
Publication #:
Pub Dt:
12/19/2002
Title:
METHOD FOR SHARING CONFIGURATION DATA FOR HIGH LOGIC DENSITY ON CHIP
5
Patent #:
Issue Dt:
06/08/2004
Application #:
10186314
Filing Dt:
06/28/2002
Publication #:
Pub Dt:
01/02/2003
Title:
SYSTEM FOR SIMPLIFYING THE PROGRAMMABLE MEMORY TO LOGIC INTERFACE IN FPGA
6
Patent #:
Issue Dt:
09/07/2004
Application #:
10186346
Filing Dt:
06/28/2002
Publication #:
Pub Dt:
01/02/2003
Title:
FIELD PROGRAMMABLE LOGIC DEVICE WITH EFFICIENT MEMORY UTILIZATION
7
Patent #:
Issue Dt:
09/21/2004
Application #:
10269166
Filing Dt:
10/10/2002
Publication #:
Pub Dt:
04/15/2004
Title:
DECODER SCHEME FOR MAKING LARGE SIZE DECODER
8
Patent #:
Issue Dt:
04/17/2007
Application #:
10319436
Filing Dt:
12/13/2002
Publication #:
Pub Dt:
07/31/2003
Title:
RAPID PARTIAL CONFIGURATION OF RECONFIGURABLE DEVICES
9
Patent #:
Issue Dt:
01/02/2007
Application #:
10347139
Filing Dt:
01/17/2003
Publication #:
Pub Dt:
09/11/2003
Title:
UTILIZATION OF UNUSED IO BLOCK FOR CORE LOGIC FUNCTIONS
10
Patent #:
Issue Dt:
03/22/2005
Application #:
10406028
Filing Dt:
04/02/2003
Publication #:
Pub Dt:
01/29/2004
Title:
FIELD PROGRAMMABLE DEVICE
11
Patent #:
Issue Dt:
04/12/2005
Application #:
10407801
Filing Dt:
04/04/2003
Publication #:
Pub Dt:
11/27/2003
Title:
LOW POWER CLOCK DISTRIBUTION SCHEME
12
Patent #:
Issue Dt:
12/26/2006
Application #:
10407802
Filing Dt:
04/04/2003
Publication #:
Pub Dt:
11/20/2003
Title:
ARCHITECTURE FOR PROGRAMMABLE LOGIC DEVICE
13
Patent #:
Issue Dt:
03/08/2005
Application #:
10426248
Filing Dt:
04/28/2003
Publication #:
Pub Dt:
10/28/2004
Title:
HARDENING LOGIC DEVICES
14
Patent #:
Issue Dt:
01/23/2007
Application #:
10436895
Filing Dt:
05/13/2003
Publication #:
Pub Dt:
01/22/2004
Title:
METHOD AND DEVICE FOR TESTING CONFIGURATION MEMORY CELLS IN PROGRAMMABLE LOGIC DEVICES (PLDS)
15
Patent #:
Issue Dt:
03/08/2005
Application #:
10460040
Filing Dt:
06/10/2003
Publication #:
Pub Dt:
12/25/2003
Title:
PLDS PROVIDING REDUCED DELAYS IN CASCADE CHAIN CIRCUITS
16
Patent #:
Issue Dt:
05/03/2005
Application #:
10464420
Filing Dt:
06/17/2003
Publication #:
Pub Dt:
02/26/2004
Title:
FPGA PERIPHERAL ROUTING WITH SYMMETRIC EDGE TERMINATION AT FPGA BOUNDARIES
17
Patent #:
Issue Dt:
03/29/2005
Application #:
10608854
Filing Dt:
06/27/2003
Publication #:
Pub Dt:
04/15/2004
Title:
PROGRAMMABLE LOGIC DEVICES HAVING ENHANCED CASCADE FUNCTIONS TO PROVIDE INCREASED FLEXIBILITY
18
Patent #:
Issue Dt:
03/25/2008
Application #:
10667199
Filing Dt:
09/18/2003
Publication #:
Pub Dt:
08/05/2004
Title:
METHOD AND APPARATUS OF RELOADING ERRONEOUS CONFIGURATION DATA FRAMES DURING CONFIGURATION OF PROGRAMMABLE LOGIC DEVICES
19
Patent #:
Issue Dt:
10/17/2006
Application #:
10675908
Filing Dt:
09/29/2003
Publication #:
Pub Dt:
07/08/2004
Title:
MAPPING OF PROGRAMMABLE LOGIC DEVICES
20
Patent #:
Issue Dt:
05/17/2005
Application #:
10684076
Filing Dt:
10/10/2003
Publication #:
Pub Dt:
07/08/2004
Title:
SENSE AMPLIFIER WITH FEEDBACK-CONTROLLED BITLINE ACCESS
21
Patent #:
Issue Dt:
04/18/2006
Application #:
10739395
Filing Dt:
12/18/2003
Publication #:
Pub Dt:
09/16/2004
Title:
HIGH PERFORMANCE INTERCONNECT ARCHITECTURE FOR FIELD PROGRAMMABLE GATE ARRAYS
22
Patent #:
Issue Dt:
07/18/2006
Application #:
10830854
Filing Dt:
04/23/2004
Publication #:
Pub Dt:
02/17/2005
Title:
PROGRAMMABLE LOGIC DEVICE WITH REDUCED POWER CONSUMPTION
23
Patent #:
Issue Dt:
01/02/2007
Application #:
10954981
Filing Dt:
09/30/2004
Publication #:
Pub Dt:
06/16/2005
Title:
METHOD AND DEVICE FOR CONFIGURATION OF PLDS
24
Patent #:
Issue Dt:
10/20/2009
Application #:
11005247
Filing Dt:
12/06/2004
Publication #:
Pub Dt:
08/04/2005
Title:
PROGRAMMABLE LOGIC DEVICES
25
Patent #:
Issue Dt:
08/19/2008
Application #:
11025785
Filing Dt:
12/29/2004
Publication #:
Pub Dt:
07/21/2005
Title:
OPTIMAL MAPPING OF LUT BASED FPGA
26
Patent #:
Issue Dt:
09/30/2008
Application #:
11027292
Filing Dt:
12/30/2004
Publication #:
Pub Dt:
08/11/2005
Title:
AN IMPROVED SYSTEM FOR DELAY REDUCTION DURING TECHNOLOGY MAPPING IN FPGA
27
Patent #:
Issue Dt:
09/18/2007
Application #:
11190509
Filing Dt:
07/26/2005
Publication #:
Pub Dt:
02/02/2006
Title:
FPGA-BASED DIGITAL CIRCUIT FOR REDUCING READBACK TIME
28
Patent #:
Issue Dt:
02/07/2012
Application #:
11238123
Filing Dt:
09/28/2005
Publication #:
Pub Dt:
04/06/2006
Title:
FIELD PROGRAMMABLE GATE ARRAY
29
Patent #:
Issue Dt:
03/27/2007
Application #:
11254558
Filing Dt:
10/20/2005
Publication #:
Pub Dt:
06/08/2006
Title:
CONFIGURATION MEMORY STRUCTURE
30
Patent #:
Issue Dt:
12/11/2007
Application #:
11258616
Filing Dt:
10/25/2005
Publication #:
Pub Dt:
06/29/2006
Title:
INTERCONNECT STRUCTURE ENABLING INDIRECT ROUTING IN PROGRAMMABLE LOGIC
31
Patent #:
Issue Dt:
07/06/2010
Application #:
11261420
Filing Dt:
10/27/2005
Publication #:
Pub Dt:
04/27/2006
Title:
INTERCONNECT STRUCTURE AND METHOD IN PROGRAMMABLE DEVICES
32
Patent #:
Issue Dt:
05/13/2008
Application #:
11263386
Filing Dt:
10/31/2005
Publication #:
Pub Dt:
05/04/2006
Title:
CONFIGURABLE LOGIC DEVICE PROVIDING ENHANCED FLEXIBILITY, SCALABILITY AND PROVIDING AREA EFFICIENT IMPLEMENTATION OF ARITHMETIC OPERATION ON N-BIT VARIABLES
33
Patent #:
Issue Dt:
07/13/2010
Application #:
11264674
Filing Dt:
11/01/2005
Publication #:
Pub Dt:
06/08/2006
Title:
FPGA HAVING A DIRECT ROUTING STRUCTURE
34
Patent #:
Issue Dt:
01/13/2009
Application #:
11294645
Filing Dt:
12/05/2005
Publication #:
Pub Dt:
11/16/2006
Title:
RAPID INTERCONNECT AND LOGIC TESTING OF FPGA DEVICE
35
Patent #:
Issue Dt:
08/17/2010
Application #:
11318347
Filing Dt:
12/23/2005
Publication #:
Pub Dt:
01/11/2007
Title:
SELF TEST STRUCTURE FOR INTERCONNECT AND LOGIC ELEMENT TESTING IN PROGRAMMABLE DEVICES
36
Patent #:
Issue Dt:
08/19/2008
Application #:
11952524
Filing Dt:
12/07/2007
Publication #:
Pub Dt:
04/10/2008
Title:
INTERCONNECT STRUCTURE ENABLING INDIRECT ROUTING IN PROGRAMMABLE LOGIC
37
Patent #:
Issue Dt:
08/10/2010
Application #:
12032448
Filing Dt:
02/15/2008
Publication #:
Pub Dt:
09/04/2008
Title:
PROCESSING CONFIGURATION DATA FRAMES
38
Patent #:
Issue Dt:
08/24/2010
Application #:
12110205
Filing Dt:
04/25/2008
Title:
METHOD FOR SHARING CONFIGURATION DATA FOR HIGH LOGIC DENSITY ON CHIP
39
Patent #:
Issue Dt:
09/27/2011
Application #:
12117656
Filing Dt:
05/08/2008
Publication #:
Pub Dt:
08/28/2008
Title:
MAPPING PROGRAMMABLE LOGIC DEVICES
40
Patent #:
Issue Dt:
06/30/2009
Application #:
12119323
Filing Dt:
05/12/2008
Publication #:
Pub Dt:
10/16/2008
Title:
ADDING OR SUBTRACTING INPUTS USING A CARRY SIGNAL WITH A FIXED VALUE OF LOGIC 0
41
Patent #:
Issue Dt:
01/10/2012
Application #:
12136712
Filing Dt:
06/10/2008
Title:
METHOD AND DEVICE FOR CONFIGURATION OF PLDS
42
Patent #:
Issue Dt:
07/13/2010
Application #:
12138281
Filing Dt:
06/12/2008
Publication #:
Pub Dt:
10/23/2008
Title:
INTERCONNECT STRUCTURE ENABLING INDIRECT ROUTING IN PROGRAMMABLE LOGIC
43
Patent #:
Issue Dt:
09/20/2011
Application #:
12188986
Filing Dt:
08/08/2008
Publication #:
Pub Dt:
11/27/2008
Title:
TECHNOLOGY MAPPING FOR PROGRAMMABLE LOGIC DEVICES USING REPLICATING LOGIC AND PARALLEL COMPUTATIONS
44
Patent #:
Issue Dt:
05/08/2012
Application #:
12288359
Filing Dt:
10/17/2008
Title:
MAPPING OF PROGRAMMABLE LOGIC DEVICES
45
Patent #:
Issue Dt:
06/14/2011
Application #:
12645236
Filing Dt:
12/22/2009
Publication #:
Pub Dt:
04/22/2010
Title:
FPGA HAVING A DIRECT ROUTING STRUCTURE
Assignor
1
Exec Dt:
08/11/2015
Assignee
1
2215-B RENAISSANCE DRIVE
SUITE 5
LAS VEGAS, NEVADA 89119
Correspondence name and address
FOLEY & LARDNER
150 EAST GILMAN STREET
VEREX PLAZA
MADISON, WI 53703

Search Results as of: 06/20/2024 02:48 PM
If you have any comments or questions concerning the data displayed, contact PRD / Assignments at 571-272-3350. v.2.6
Web interface last modified: August 25, 2017 v.2.6
| .HOME | INDEX| SEARCH | eBUSINESS | CONTACT US | PRIVACY STATEMENT