Total properties:
25
|
|
Patent #:
|
|
Issue Dt:
|
04/09/2002
|
Application #:
|
09106177
|
Filing Dt:
|
06/29/1998
|
Title:
|
EEPROM HAVING STACKED DIELECTRIC TO INCREASE PROGRAMMING SPEED
|
|
|
Patent #:
|
|
Issue Dt:
|
04/09/2002
|
Application #:
|
09182525
|
Filing Dt:
|
10/30/1998
|
Title:
|
HIGH VOLTAGE TRANSISTOR WITH LOW BODY EFFECT AND LOW LEAKAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/12/2002
|
Application #:
|
09263699
|
Filing Dt:
|
03/05/1999
|
Title:
|
EFFECT OF DOPED AMORPHOUS SI THICKNESS ON BETTER POLY 1 CONTACT RESISTANCE PERFORMANCE FOR NAND TYPE FLASH MEMORY DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/16/2002
|
Application #:
|
09286464
|
Filing Dt:
|
04/06/1999
|
Title:
|
METHOD FOR TRIMMING A PHOTORESIST PATTERN LINE FOR MEMORY GATE ETCHING
|
|
|
Patent #:
|
|
Issue Dt:
|
04/02/2002
|
Application #:
|
09309710
|
Filing Dt:
|
05/11/1999
|
Title:
|
LOCAL OSCILLATION CIRCUIT AND A RECEIVING CIRCUIT INCLUDING THE LOCAL OSCILLATION CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
04/09/2002
|
Application #:
|
09404394
|
Filing Dt:
|
09/23/1999
|
Title:
|
SEMICONDUCTOR DEVICE WITH CONTACTS HAVING A SLOPED PROFILE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/19/2002
|
Application #:
|
09421985
|
Filing Dt:
|
10/19/1999
|
Title:
|
LOW VOLTAGE READ CASCODE FOR 2V/3V AND DIFFERENT BANK COMBINATIONS WITHOUT METAL OPTIONS FOR A SIMULTANEOUS OPERATION FLASH MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/23/2002
|
Application #:
|
09487073
|
Filing Dt:
|
01/19/2000
|
Title:
|
Process for fabricating an eeprom device having a pocket substrate region
|
|
|
Patent #:
|
|
Issue Dt:
|
03/19/2002
|
Application #:
|
09493436
|
Filing Dt:
|
01/29/2000
|
Title:
|
METHOD FOR FORMING SELF-ALIGNED CONTACTS AND INTERCONNECTION LINES USING DUAL DAMASCENE TECHNIQUES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/09/2002
|
Application #:
|
09534507
|
Filing Dt:
|
03/24/2000
|
Title:
|
METHOD FOR FABRICATING NONVOLATILE SEMICONDUCTOR MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/19/2002
|
Application #:
|
09592474
|
Filing Dt:
|
06/09/2000
|
Title:
|
Activation of wordline decoders to transfer a high voltage supply
|
|
|
Patent #:
|
|
Issue Dt:
|
03/12/2002
|
Application #:
|
09597358
|
Filing Dt:
|
06/19/2000
|
Title:
|
Dual bit isolation scheme for flash devices
|
|
|
Patent #:
|
|
Issue Dt:
|
03/26/2002
|
Application #:
|
09627567
|
Filing Dt:
|
07/28/2000
|
Title:
|
Use of an etch to reduce the thickness and round the edges of a resist mask during the creation of a memory cell
|
|
|
Patent #:
|
|
Issue Dt:
|
03/26/2002
|
Application #:
|
09648361
|
Filing Dt:
|
08/25/2000
|
Title:
|
METHOD OF FORMING ONO FLASH MEMORY DEVICES USING LOW ENERGY NITROGEN IMPLANTATION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/12/2002
|
Application #:
|
09657029
|
Filing Dt:
|
09/07/2000
|
Title:
|
Using negative gate erase voltage to simultaneously erase two bits from a non-volatile memory cell with an oxide-nitride-oxide (ONO) gate structure
|
|
|
Patent #:
|
|
Issue Dt:
|
03/05/2002
|
Application #:
|
09663552
|
Filing Dt:
|
09/18/2000
|
Title:
|
System and method for tracking sensing speed by an equalization pulse for a high density flash memory device
|
|
|
Patent #:
|
|
Issue Dt:
|
04/09/2002
|
Application #:
|
09667347
|
Filing Dt:
|
09/22/2000
|
Title:
|
Serial sequencing of automatic program disturb erase verify during a fast erase mode
|
|
|
Patent #:
|
|
Issue Dt:
|
04/02/2002
|
Application #:
|
09686686
|
Filing Dt:
|
10/11/2000
|
Title:
|
Selective erasure of a non-volatile memory cell of a flash memory device
|
|
|
Patent #:
|
|
Issue Dt:
|
04/16/2002
|
Application #:
|
09689036
|
Filing Dt:
|
10/12/2000
|
Title:
|
Two side decoding of a memory array
|
|
|
Patent #:
|
|
Issue Dt:
|
03/26/2002
|
Application #:
|
09694688
|
Filing Dt:
|
10/23/2000
|
Title:
|
Low column leakage NOR flash array - single cell implementation
|
|
|
Patent #:
|
|
Issue Dt:
|
04/23/2002
|
Application #:
|
09811288
|
Filing Dt:
|
03/16/2001
|
Publication #:
|
|
Pub Dt:
|
08/23/2001
| | | | |
Title:
|
Method for reduced gate aspect ratio to improve gap-fill after spacer etch
|
|
|
Patent #:
|
|
Issue Dt:
|
04/16/2002
|
Application #:
|
09815049
|
Filing Dt:
|
03/23/2001
|
Publication #:
|
|
Pub Dt:
|
02/28/2002
| | | | |
Title:
|
CHARGE CIRCUIT THAT PERFORMS CHARGE CONTROL BY COMPARING A PLURALITY OF BATTERY VOLTAGES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/23/2002
|
Application #:
|
09817628
|
Filing Dt:
|
03/26/2001
|
Title:
|
FORMATION OF NON-VOLATILE MEMORY DEVICE COMPRISED OF AN ARRAY OF VERTICAL FIELD EFFECT TRANSISTOR STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/09/2002
|
Application #:
|
09884583
|
Filing Dt:
|
06/19/2001
|
Title:
|
Ceiling test mode to characterize the threshold voltage distribution of over programmed memory cells
|
|
|
Patent #:
|
|
Issue Dt:
|
03/05/2002
|
Application #:
|
09928355
|
Filing Dt:
|
08/14/2001
|
Publication #:
|
|
Pub Dt:
|
03/07/2002
| | | | |
Title:
|
SYSTEM LSI HAVING COMMUNICATION FUNCTION
|
|