Total properties:
259
Page
1
of
3
Pages:
1 2 3
|
|
Patent #:
|
|
Issue Dt:
|
12/19/1978
|
Application #:
|
05792940
|
Filing Dt:
|
05/02/1977
|
Title:
|
PROGRAMMABLE WRITE-ONCE, READ-ONLY SEMICONDUCTOR MEMORY ARRAY WITH IMPROVED CIRCUITRY
|
|
|
Patent #:
|
|
Issue Dt:
|
11/07/1978
|
Application #:
|
05799509
|
Filing Dt:
|
05/23/1977
|
Title:
|
PROGRAMMABLE ARRAY LOGIC CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
01/05/1988
|
Application #:
|
06433253
|
Filing Dt:
|
10/07/1982
|
Title:
|
APPARATUS FOR PRODUCING ANY ONE OF A PLURALITY OF SIGNALS AT A SINGLE OUTPUT
|
|
|
Patent #:
|
|
Issue Dt:
|
12/31/1985
|
Application #:
|
06524816
|
Filing Dt:
|
08/19/1983
|
Title:
|
METHOD AND DEVICE FOR DECODING TWO-DIMENSIONAL FACSIMILE SIGNALS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/02/1986
|
Application #:
|
06562506
|
Filing Dt:
|
12/15/1983
|
Title:
|
HIGH CONDUCTANCE CIRCUIT FOR PROGRAMMABLE INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
08/26/1986
|
Application #:
|
06564969
|
Filing Dt:
|
12/23/1983
|
Title:
|
SEMICONDUCTOR MEMORY DEVICE FOR SERIAL SCAN APPLICATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/31/1987
|
Application #:
|
06568668
|
Filing Dt:
|
01/06/1984
|
Title:
|
AN E2 PROM MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
11/19/1985
|
Application #:
|
06575845
|
Filing Dt:
|
01/30/1984
|
Title:
|
PROGRAMMABLE ARRAY LOGIC CIRCUIT WITH SHARED PRODUCT TERMS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/25/1986
|
Application #:
|
06621536
|
Filing Dt:
|
06/18/1984
|
Title:
|
PROGRAMMABLE ARRAY LOGIC CIRCUIT WITH TESTING AND VERIFICATION CIRCUITRY
|
|
|
Patent #:
|
|
Issue Dt:
|
01/20/1987
|
Application #:
|
06626377
|
Filing Dt:
|
06/29/1984
|
Title:
|
FAST AND GATE WITH PROGRAMMABLE OUTPUT POLARITY
|
|
|
Patent #:
|
|
Issue Dt:
|
02/24/1987
|
Application #:
|
06627401
|
Filing Dt:
|
07/03/1984
|
Title:
|
CURRENT SOURCE WHICH SAVES POWER IN PROGRAMMABLE LOGIC ARRAY CIRCUITRY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/04/1987
|
Application #:
|
06633164
|
Filing Dt:
|
07/20/1984
|
Title:
|
PROGRAMMABLE ASYNCHRONOUS REGISTER INITIALIZATION CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
06/02/1987
|
Application #:
|
06635861
|
Filing Dt:
|
07/30/1984
|
Title:
|
SHORT DETECTOR FOR FUSIBLE LINK ARRAY USING A PAIR OF PARALLEL CONNECTED REFERENCE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/24/1987
|
Application #:
|
06652352
|
Filing Dt:
|
09/18/1984
|
Title:
|
MULTIPLE PROGRAMMABLE INITIALIZE WORDS IN A PROGRAMMABLE READ ONLY MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
11/25/1986
|
Application #:
|
06663806
|
Filing Dt:
|
10/22/1984
|
Title:
|
FUSIBLE LINK SHORT DETECTOR WITH ARRAY OF REFERENCE FUSES
|
|
|
Patent #:
|
|
Issue Dt:
|
06/02/1987
|
Application #:
|
06682381
|
Filing Dt:
|
12/17/1984
|
Title:
|
PROGRAMMABLE OUTPUT POLARITY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/31/1987
|
Application #:
|
06683078
|
Filing Dt:
|
12/18/1984
|
Title:
|
EMITTER COUPLED LOGIC BIPOLAR MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
01/06/1987
|
Application #:
|
06683287
|
Filing Dt:
|
12/18/1984
|
Title:
|
EMITTER COUPLED LOGIC BIPOLAR MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
03/21/1989
|
Application #:
|
06715141
|
Filing Dt:
|
03/22/1985
|
Title:
|
PROGRAMMABLE LOGIC ARRAY USING EMITTER-COUPLED LOGIC
|
|
|
Patent #:
|
|
Issue Dt:
|
08/04/1987
|
Application #:
|
06715214
|
Filing Dt:
|
03/22/1985
|
Title:
|
OUTPUT CIRCUIT FOR A PROGRAMMABLE LOGIC ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
05/03/1988
|
Application #:
|
06717640
|
Filing Dt:
|
03/29/1985
|
Title:
|
MULTIPLE ARRAY CUSTOMIZABLE LOGIC DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/03/1988
|
Application #:
|
06727502
|
Filing Dt:
|
04/26/1985
|
Title:
|
CMOS ADDRESS TRANSISTION DETECTOR WITH TEMPERATURE COMPENSATION
|
|
|
Patent #:
|
|
Issue Dt:
|
01/20/1987
|
Application #:
|
06741658
|
Filing Dt:
|
06/05/1985
|
Title:
|
SHORT DETECTOR FOR FUSIBLE LINK ARRAY USING SINGLE REFERENCE FUSE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/19/1988
|
Application #:
|
06765038
|
Filing Dt:
|
08/12/1985
|
Title:
|
PROGRAMMABLE LOGIC ARRAY WITH ADDED ARRAY OF GATES AND ADDED OUTPUT ROUTING FLEXIBILITY
|
|
|
Patent #:
|
|
Issue Dt:
|
05/03/1988
|
Application #:
|
06780482
|
Filing Dt:
|
09/26/1985
|
Title:
|
MEMORY CELL HAVING HOT-HOLE INJECTION ERASE MODE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/14/1987
|
Application #:
|
06794216
|
Filing Dt:
|
10/31/1985
|
Title:
|
METHOD OF MAKING IMPROVED METAL SILICIDE FUSE FOR INTEGRATED CIRCUIT STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/13/1988
|
Application #:
|
06795159
|
Filing Dt:
|
11/05/1985
|
Title:
|
PROGRAMMABLE LOGIC CELL WITH FLEXIBLE CLOCKING AND FLEXIBLE FEEDBACK
|
|
|
Patent #:
|
|
Issue Dt:
|
10/24/1989
|
Application #:
|
06827840
|
Filing Dt:
|
02/07/1986
|
Title:
|
LOGIC CONTROLLER HAVING PROGRAMMABLE LOGIC"AND" ARRAY USING A PROGRAMMABLE GRAY-CODE COUNTER
|
|
|
Patent #:
|
|
Issue Dt:
|
01/03/1989
|
Application #:
|
06852473
|
Filing Dt:
|
04/15/1986
|
Title:
|
FUSIBLE LINK STRUCTURE FOR INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/06/1988
|
Application #:
|
06864185
|
Filing Dt:
|
05/16/1986
|
Title:
|
PROGRAMMABLE ARRAY LOGIC CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
07/19/1988
|
Application #:
|
06868970
|
Filing Dt:
|
05/30/1986
|
Title:
|
PROGRAMMABLE LOGIC DEVICE WITH BURIED REGISTERS SELECTIVELY MULTIPLEXED WITH OUTPUT REGISTERS TO PORTS , AND PRELOAD CIRCUITRY THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
10/18/1988
|
Application #:
|
06881161
|
Filing Dt:
|
07/02/1986
|
Title:
|
PROM WITH PROGRAMMABLE OUTPUT STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/26/1988
|
Application #:
|
06888559
|
Filing Dt:
|
07/22/1986
|
Title:
|
METHOD FOR FORMING A FUSE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/18/1988
|
Application #:
|
06891514
|
Filing Dt:
|
07/29/1986
|
Title:
|
MONOSTABLE LOGIC GATE IN A PROGRAMMABLE LOGIC ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
02/16/1988
|
Application #:
|
06938480
|
Filing Dt:
|
12/05/1986
|
Title:
|
EMITTER COUPLED LOGIC CIRCUIT HAVING FUSE PROGRAMMABLE LATCH/REGISTER BYPASS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/18/1989
|
Application #:
|
07047794
|
Filing Dt:
|
05/06/1987
|
Title:
|
BIPOLAR PROGRAMMABEL LOGIC ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
12/06/1988
|
Application #:
|
07066915
|
Filing Dt:
|
06/25/1987
|
Title:
|
TEMPERATURE-COMPENSATED INTERFACE CIRCUIT "OR-TIED" CONNECTION OF A PLA DEVICE AND A TTL OUTPUT BUFFER
|
|
|
Patent #:
|
|
Issue Dt:
|
09/05/1989
|
Application #:
|
07141239
|
Filing Dt:
|
01/05/1988
|
Title:
|
ECL PROGRAMMABLE LOGIC ARRAY WITH DIRECT TESTING MEANS FOR VERIFICATION OF PROGRAMMED STATE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/15/1989
|
Application #:
|
07161810
|
Filing Dt:
|
02/29/1988
|
Title:
|
OUTPUT BUFFER ARRANGEMENT FOR REDUCING CHIP NOISE WITHOUT SPEED PENALTY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/05/1990
|
Application #:
|
07178707
|
Filing Dt:
|
04/07/1988
|
Title:
|
MULTIPLE ARRAY CUSTOMIZABLE LOGIC DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/02/1990
|
Application #:
|
07193232
|
Filing Dt:
|
05/11/1988
|
Title:
|
INTEGRATED SCR CURRENT SOURCING SINKING DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/20/1994
|
Application #:
|
07207317
|
Filing Dt:
|
06/15/1988
|
Title:
|
PROGRAMMABLE SYSTEM SYNCHRONIZER
|
|
|
Patent #:
|
|
Issue Dt:
|
04/02/1991
|
Application #:
|
07207323
|
Filing Dt:
|
06/15/1988
|
Title:
|
OPTIMIZED ELECTRICALLY ERASABLE PLA CELL FOR MINIMUM READ DISTURB
|
|
|
Patent #:
|
|
Issue Dt:
|
07/03/1990
|
Application #:
|
07217942
|
Filing Dt:
|
07/12/1988
|
Title:
|
PROGRAMMABLE LOGIC DEVICE WITH OBSERVABILITY AND PRELOAD CIRCUITRY FOR BURIED STATE REGISTERS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/08/1991
|
Application #:
|
07227452
|
Filing Dt:
|
08/02/1988
|
Title:
|
FLEXIBLE, NEXT-ADDRESS GENERATION MICROPROGRAM SEQUENCER
|
|
|
Patent #:
|
|
Issue Dt:
|
10/16/1990
|
Application #:
|
07243574
|
Filing Dt:
|
09/12/1988
|
Title:
|
FLEXIBLE, PROGRAMMABLE CELL ARRAY INTERCONNECTED BY A PROGRAMMABLE SWITCH MATRIX
|
|
|
Patent #:
|
|
Issue Dt:
|
05/08/1990
|
Application #:
|
07274633
|
Filing Dt:
|
11/15/1988
|
Title:
|
EEPROM USING A MERGED SOURCE AND CONTROL GATE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/03/1990
|
Application #:
|
07285721
|
Filing Dt:
|
12/16/1988
|
Title:
|
POLARITY OPTION CONTROL LOGIC FOR USE WITH A REGISTER OF A PROGRAMMABLE LOGIC ARRAY MACROCELL
|
|
|
Patent #:
|
|
Issue Dt:
|
08/07/1990
|
Application #:
|
07325402
|
Filing Dt:
|
03/17/1989
|
Title:
|
HIGH SPEED COMPLIMENTARY OUTPUT STAGE UTILIZING CURRENT STEERING TRANSISTORS AND A SINGLE CURRENT SOURCE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/12/1990
|
Application #:
|
07336628
|
Filing Dt:
|
04/10/1989
|
Title:
|
OUTPUT CIRCUIT FOR A PROGRAMMABLE LOGIC ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/19/1990
|
Application #:
|
07351011
|
Filing Dt:
|
06/16/1989
|
Title:
|
OPTIMIZED E2 PAL CELL FOR MINIMUM READ DISTURB
|
|
|
Patent #:
|
|
Issue Dt:
|
06/12/1990
|
Application #:
|
07356107
|
Filing Dt:
|
05/24/1989
|
Title:
|
METHOD FOR DESIGNING A CONTROL SEQUENCER
|
|
|
Patent #:
|
|
Issue Dt:
|
01/12/1993
|
Application #:
|
07370148
|
Filing Dt:
|
06/21/1989
|
Title:
|
PROGRAMMABLE EXPANDABLE CONTROLLER WITH FLEXIBLE I/O
|
|
|
Patent #:
|
|
Issue Dt:
|
05/18/1993
|
Application #:
|
07394221
|
Filing Dt:
|
08/15/1989
|
Title:
|
PROGRAMMABLE GATE ARRAY WITH IMPROVED INTERCONNECT STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/25/1991
|
Application #:
|
07401528
|
Filing Dt:
|
08/30/1989
|
Title:
|
PROGRAMMABLE LOGIC ARRAY USING INTERNALLY GENERATED DYNAMIC LOGIC SIGNALS AS SELECTION SIGNALS FOR CONTROLLING ITS FUNCTIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/14/1992
|
Application #:
|
07422321
|
Filing Dt:
|
10/16/1989
|
Title:
|
TEMPERATURE SELF-COMPENSATED TIME DELAY CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/21/1991
|
Application #:
|
07425306
|
Filing Dt:
|
10/23/1989
|
Title:
|
METHOD AND APPARATUS FOR PROGRAM VERIFICATION OF A FIELD PROGRAMMABLE LOGIC DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/03/1993
|
Application #:
|
07429125
|
Filing Dt:
|
10/30/1989
|
Title:
|
PROGRAMMABLE GATE ARRAY WITH IMPROVED INTERCONNECT STRUCTURE, INPUT/ OUTPUT STRUCTURE AND CONFIGURABLE LOGIC BLOCK
|
|
|
Patent #:
|
|
Issue Dt:
|
11/09/1993
|
Application #:
|
07442528
|
Filing Dt:
|
11/27/1989
|
Title:
|
PROGRAMMABLE GATE ARRAY WITH IMPROVED CONFIGURABLE LOGIC BLOCK
|
|
|
Patent #:
|
|
Issue Dt:
|
08/20/1991
|
Application #:
|
07464560
|
Filing Dt:
|
01/16/1990
|
Title:
|
PROGRAMMABLE LOGIC DEVICE WITH SUBROUTINE STACK AND RANDOM ACCESS MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
05/14/1991
|
Application #:
|
07490808
|
Filing Dt:
|
03/07/1990
|
Title:
|
MULTIPLE ARRAY HIGH PERFORMANCE PROGRAMMABLE LOGIC DEVICE FAMILY
|
|
|
Patent #:
|
|
Issue Dt:
|
07/07/1992
|
Application #:
|
07490817
|
Filing Dt:
|
03/07/1990
|
Title:
|
APPARATUS AND METHOD FOR ALLOCATION OF RESOURCES IN PROGRAMMABLE LOGIC DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
02/23/1993
|
Application #:
|
07500637
|
Filing Dt:
|
03/28/1990
|
Title:
|
LOW-POWER SENSE AMPLIFIER WITH FEEDBACK
|
|
|
Patent #:
|
|
Issue Dt:
|
02/09/1993
|
Application #:
|
07503049
|
Filing Dt:
|
04/02/1990
|
Title:
|
PROGRAMMABNLE GATE ARRAY WITH LOGIC CELLS HAVING CONFIGURABLE OUTPUT ENABLE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/19/1991
|
Application #:
|
07509649
|
Filing Dt:
|
04/16/1990
|
Title:
|
TTL-TO-CML TRANSLATOR CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
07/27/1993
|
Application #:
|
07514297
|
Filing Dt:
|
04/25/1990
|
Title:
|
PROGRAMMABLE GATE ARRAY WITH LOGIC CELLS HAVING SYMMETRICAL INPUT/OUTPUT STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
07/27/1993
|
Application #:
|
07514520
|
Filing Dt:
|
04/25/1990
|
Title:
|
APPARATUS AND METHOD FOR IMPROVING THE ENDURANCE OF FLOATING GATE DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
09/21/1993
|
Application #:
|
07520673
|
Filing Dt:
|
05/08/1990
|
Title:
|
PROGRAMMABLE SENSE AMPLIFIER POWER REDUCTION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/19/1993
|
Application #:
|
07538211
|
Filing Dt:
|
06/14/1990
|
Title:
|
INTERCONNECT STRUCTURE FOR PROGRAMMABLE LOGIC DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/07/1992
|
Application #:
|
07582013
|
Filing Dt:
|
09/13/1990
|
Title:
|
SELF-LATCHING LOGIC GATE FOR USE IN PROGRAMMABLE LOGIC ARRAY CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/28/1991
|
Application #:
|
07584421
|
Filing Dt:
|
09/13/1990
|
Title:
|
PROGRAMMABLE POWER SUPPLY LEVEL DETECTION AND INITIALIZATION CIRCUITRY
|
|
|
Patent #:
|
|
Issue Dt:
|
12/01/1992
|
Application #:
|
07603817
|
Filing Dt:
|
10/25/1990
|
Title:
|
PROGRAMMABLE LOGIC DEVICE WITH OBSERVABILITY AND PRELOADABILITY FOR BURIED STATE REGISTERS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/31/1992
|
Application #:
|
07604824
|
Filing Dt:
|
10/26/1990
|
Title:
|
OPTIMIZED ELECTRICALLY ERASABLE CELL FOR MINIMUM READ DISTURB AND ASSOCIATED METHOD OF SENSING
|
|
|
Patent #:
|
|
Issue Dt:
|
06/23/1992
|
Application #:
|
07655685
|
Filing Dt:
|
02/14/1991
|
Title:
|
EDGE-TRIGGERED FLIP-FLOP
|
|
|
Patent #:
|
|
Issue Dt:
|
07/06/1993
|
Application #:
|
07699427
|
Filing Dt:
|
05/13/1991
|
Title:
|
FAMILY OF MULTIPLE SEGMENTED PROGRAMMABLE LOGIC BLOCKS INTERCONNECTED BY A HIGH SPEED CENTRALIZED SWITCH MATRIX
|
|
|
Patent #:
|
|
Issue Dt:
|
03/02/1993
|
Application #:
|
07701790
|
Filing Dt:
|
05/17/1991
|
Title:
|
PROGRAMMABLE LOGIC DEVICE INCORPORATING DIGITAL-TO-ANALOG CONVERTER
|
|
|
Patent #:
|
|
Issue Dt:
|
10/06/1992
|
Application #:
|
07703455
|
Filing Dt:
|
05/21/1991
|
Title:
|
PROGRAMMABLE LOGIC DEVICE INCORPORATING VOLTAGE COMPARATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
09/21/1993
|
Application #:
|
07736205
|
Filing Dt:
|
07/26/1991
|
Title:
|
PLDS WITH HIGH DRIVE CAPABILITY
|
|
|
Patent #:
|
|
Issue Dt:
|
09/29/1992
|
Application #:
|
07779547
|
Filing Dt:
|
10/18/1991
|
Title:
|
PROGRAMMABLE LOGIC DEVICE WITH MULTIPLE, FLEXIBLE ASYNCHRONOUS PROGRAMMABLE LOGIC BLOCKS INTERCONNECTED BY A HIGH SPEED SWITCH MATRIX
|
|
|
Patent #:
|
|
Issue Dt:
|
07/25/1995
|
Application #:
|
07816515
|
Filing Dt:
|
12/31/1991
|
Title:
|
A HIGH SPEED CENTRALIZED SWITCH MATRIX FOR A PROGRAMMABLE LOGIC DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/09/1993
|
Application #:
|
07891603
|
Filing Dt:
|
06/01/1992
|
Title:
|
PROGRAMMABLE, EXPANDABLE CONTROLLER WITH FLEXIBLE I/O
|
|
|
Patent #:
|
|
Issue Dt:
|
08/24/1993
|
Application #:
|
07897575
|
Filing Dt:
|
06/11/1992
|
Title:
|
PRECISION TIMING CONTROL PROGRAMMABLE LOGIC DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/06/1996
|
Application #:
|
07924201
|
Filing Dt:
|
08/03/1992
|
Title:
|
FLEXIBLE SYNCHRONOUS/ASYNCHRONOUS CELL STRUCTURE FOR A HIGH DENSITY PROGRAMMABLE LOGIC DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/10/1995
|
Application #:
|
07924685
|
Filing Dt:
|
08/03/1992
|
Title:
|
ARCHITECTURE OF A MULTIPLE ARRAY HIGH DENSITY PROGRAMMABLE LOGIC DEVICE WITH A PLURALITY OF PROGRAMMABLE SWITCH MATRICES
|
|
|
Patent #:
|
|
Issue Dt:
|
05/24/1994
|
Application #:
|
07930969
|
Filing Dt:
|
08/13/1992
|
Title:
|
PROGRAMMABLE OUTPUT SLEW RATE CONTROL
|
|
|
Patent #:
|
|
Issue Dt:
|
11/23/1993
|
Application #:
|
08002693
|
Filing Dt:
|
01/11/1993
|
Title:
|
PROGRAMMABLE VOLTAGE HYSTERESIS ON A VOLTAGE COMPARATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
07/12/1994
|
Application #:
|
08012573
|
Filing Dt:
|
02/01/1993
|
Title:
|
PROGRAMMABLE GATE ARRAY WITH IMPROVED INTERCONNECT STRUCTURE, INPUT/ OUTPUT STRUCTURE AND CONFIGURABLE LOGIC BLOCK
|
|
|
Patent #:
|
|
Issue Dt:
|
04/18/1995
|
Application #:
|
08017084
|
Filing Dt:
|
02/12/1993
|
Title:
|
LOW POWER CONSUMPTION AND HIGH SPEED NOR GATE INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
04/26/1994
|
Application #:
|
08024521
|
Filing Dt:
|
03/01/1993
|
Title:
|
SWITCH MATRIX MULTIPLEXERS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/25/1994
|
Application #:
|
08025551
|
Filing Dt:
|
03/03/1993
|
Title:
|
PROGRAMMABLE GATE ARRAY WITH IMPROVED INTERCONNECT STRUCTURE, INPUT/OUTPUT STRUCTURE AND CONFIGURABLE LOGIC BLOCK
|
|
|
Patent #:
|
|
Issue Dt:
|
04/11/1995
|
Application #:
|
08034510
|
Filing Dt:
|
03/19/1993
|
Title:
|
INPUT BUFFER UTILIZING A CASCODE TO PROVIDE A ZERO POWER TTL TO CMOS INPUT WITH HIGH SPEED SWITCHING
|
|
|
Patent #:
|
|
Issue Dt:
|
11/21/1995
|
Application #:
|
08034537
|
Filing Dt:
|
03/19/1993
|
Title:
|
CASCADE ARRAY CELL PARTITIONING FOR A SENSE AMPLIFIER OF A PROGRAMMABLE LOGIC DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/01/1995
|
Application #:
|
08034549
|
Filing Dt:
|
03/19/1993
|
Title:
|
GROUND BOUNCE ISOLATED OUTPUT BUFFER
|
|
|
Patent #:
|
|
Issue Dt:
|
07/01/1997
|
Application #:
|
08080658
|
Filing Dt:
|
06/18/1993
|
Title:
|
PROGRAMMABLE LOGIC DEVICE WITH INTERNAL TIME-CONSTANT MULTIPLEXING OF SIGNALS FROM EXTERNAL INTERCONNECT BUSES
|
|
|
Patent #:
|
|
Issue Dt:
|
06/20/1995
|
Application #:
|
08085601
|
Filing Dt:
|
06/30/1993
|
Title:
|
PINOUT ARCHITECTURE FOR A FAMILY OF MULTIPLE SEGMENTED PROGRAMMABLE LOGIC BLOCKS INTERCONNECTED BY A HIGH SPEED CENTRALIZED SWITCH MATRIX
|
|
|
Patent #:
|
|
Issue Dt:
|
07/25/1995
|
Application #:
|
08118123
|
Filing Dt:
|
09/07/1993
|
Title:
|
INPUT TRANSITION DETECTION CIRCUIT FOR ZERO-POWER PART
|
|
|
Patent #:
|
|
Issue Dt:
|
04/25/1995
|
Application #:
|
08118432
|
Filing Dt:
|
09/08/1993
|
Title:
|
LATCHING ZERO-POWER SENSE AMPLIFIER WITH CASCODE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/10/1995
|
Application #:
|
08118801
|
Filing Dt:
|
09/08/1993
|
Title:
|
ZERO-POWER OR GATE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/01/1995
|
Application #:
|
08128628
|
Filing Dt:
|
09/28/1993
|
Title:
|
HIGH SPEED CMOS OUTPUT BUFFER CIRCUIT MINIMIZES PROPAGATION DELAY AND CROWBAR CURRENT
|
|
|
Patent #:
|
|
Issue Dt:
|
05/23/1995
|
Application #:
|
08134523
|
Filing Dt:
|
10/08/1993
|
Title:
|
INPUT LEVEL DETECTION CIRCUIT
|
|