Patent Assignment Details
NOTE:Results display only for issued patents and published applications.
For pending or abandoned applications please consult USPTO staff.
|
Reel/Frame: | 009649/0771 | |
| Pages: | 2 |
| | Recorded: | 12/04/1998 | | |
Conveyance: | ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). |
|
Total properties:
1
|
|
Patent #:
|
|
Issue Dt:
|
04/09/2002
|
Application #:
|
09135892
|
Filing Dt:
|
08/18/1998
|
Title:
|
SEMICONDUCTOR INTEGRATED CIRCUIT DESIGN AND EVALUATION SYSTEM USING CYCLE BASE TIMING
|
|
Assignee
|
|
|
SHINJUKU-KU |
NS BUILDING, 4-1 NISHI-SHINJUKU 2-CHOME |
TOKYO, JAPAN |
|
Correspondence name and address
|
|
MURAMATSU & ASSOCIATES
|
|
YASUO MURAMATSU
|
|
SECOND FLOOR
|
|
7700 IRVINE CENTER DRIVE, SUITE 225
|
|
IRVINE, CA 92618
|
Search Results as of:
09/23/2024 02:12 PM
If you have any comments or questions concerning the data displayed,
contact
PRD / Assignments at 571-272-3350. v.2.6
Web interface last modified:
August 25, 2017 v.2.6
|