Total properties:
180
Page
2
of
2
Pages:
1 2
|
|
Patent #:
|
|
Issue Dt:
|
10/25/2016
|
Application #:
|
14732680
|
Filing Dt:
|
06/06/2015
|
Publication #:
|
|
Pub Dt:
|
09/24/2015
| | | | |
Title:
|
BREAKDOWN VOLTAGE MULTIPLYING INTEGRATION SCHEME
|
|
|
Patent #:
|
|
Issue Dt:
|
06/14/2016
|
Application #:
|
14732689
|
Filing Dt:
|
06/06/2015
|
Publication #:
|
|
Pub Dt:
|
09/24/2015
| | | | |
Title:
|
FLEXIBLE, STRETCHABLE ELECTRONIC DEVICES
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14732705
|
Filing Dt:
|
06/06/2015
|
Publication #:
|
|
Pub Dt:
|
10/22/2015
| | | | |
Title:
|
BONDED EPITAXIAL OXIDE STRUCTURES FOR COMPOUND SEMICONDUCTOR ON SILICON SUBSTRATES
|
|
|
Patent #:
|
|
Issue Dt:
|
03/07/2017
|
Application #:
|
14732835
|
Filing Dt:
|
06/08/2015
|
Publication #:
|
|
Pub Dt:
|
10/22/2015
| | | | |
Title:
|
CMOS PROTECTION DURING GERMANIUM PHOTODETECTOR PROCESSING
|
|
|
Patent #:
|
|
Issue Dt:
|
07/18/2017
|
Application #:
|
14733235
|
Filing Dt:
|
06/08/2015
|
Publication #:
|
|
Pub Dt:
|
09/24/2015
| | | | |
Title:
|
SLURRY FOR CHEMICAL-MECHANICAL POLISHING OF METALS AND USE THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
11/07/2017
|
Application #:
|
14733445
|
Filing Dt:
|
06/08/2015
|
Publication #:
|
|
Pub Dt:
|
12/08/2016
| | | | |
Title:
|
THRU-SILICON-VIA STRUCTURES
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14733652
|
Filing Dt:
|
06/08/2015
|
Publication #:
|
|
Pub Dt:
|
09/24/2015
| | | | |
Title:
|
INTERCONNECT STRUCTURE AND METHOD FOR FABRICATING ON-CHIP INTERCONNECT STRUCTURES BY IMAGE REVERSAL
|
|
|
Patent #:
|
|
Issue Dt:
|
05/22/2018
|
Application #:
|
14734018
|
Filing Dt:
|
06/09/2015
|
Publication #:
|
|
Pub Dt:
|
09/24/2015
| | | | |
Title:
|
NANOPOROUS STRUCTURES BY REACTIVE ION ETCHING
|
|
|
Patent #:
|
|
Issue Dt:
|
03/01/2016
|
Application #:
|
14734310
|
Filing Dt:
|
06/09/2015
|
Publication #:
|
|
Pub Dt:
|
10/15/2015
| | | | |
Title:
|
INTEGRATED CIRCUIT STRUCTURE WITH BULK SILICON FINFET
|
|
|
Patent #:
|
|
Issue Dt:
|
11/22/2016
|
Application #:
|
14734411
|
Filing Dt:
|
06/09/2015
|
Publication #:
|
|
Pub Dt:
|
12/15/2016
| | | | |
Title:
|
COMPOSITE VIEWS FOR IP BLOCKS IN ASIC DESIGNS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/21/2017
|
Application #:
|
14734504
|
Filing Dt:
|
06/09/2015
|
Publication #:
|
|
Pub Dt:
|
12/15/2016
| | | | |
Title:
|
TCAM STRUCTURES WITH REDUCED POWER SUPPLY NOISE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/14/2017
|
Application #:
|
14734525
|
Filing Dt:
|
06/09/2015
|
Publication #:
|
|
Pub Dt:
|
12/15/2016
| | | | |
Title:
|
CIRCUIT TO IMPROVE SRAM STABILITY
|
|
|
Patent #:
|
|
Issue Dt:
|
10/11/2016
|
Application #:
|
14734600
|
Filing Dt:
|
06/09/2015
|
Title:
|
PASSIVATION LAYER TOPOGRAPHY
|
|
|
Patent #:
|
|
Issue Dt:
|
01/19/2016
|
Application #:
|
14734713
|
Filing Dt:
|
06/09/2015
|
Publication #:
|
|
Pub Dt:
|
10/29/2015
| | | | |
Title:
|
BIPOLAR JUNCTION TRANSISTORS WITH REDUCED BASE-COLLECTOR JUNCTION CAPACITANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/02/2016
|
Application #:
|
14735466
|
Filing Dt:
|
06/10/2015
|
Publication #:
|
|
Pub Dt:
|
10/01/2015
| | | | |
Title:
|
BULK SEMICONDUCTOR FINS WITH SELF-ALIGNED SHALLOW TRENCH ISOLATION STRUCTURES
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14736651
|
Filing Dt:
|
06/11/2015
|
Publication #:
|
|
Pub Dt:
|
10/01/2015
| | | | |
Title:
|
STRUCTURE AND METHOD OF FORMING ENHANCED ARRAY DEVICE ISOLATION FOR IMPLANTED PLATE EDRAM
|
|
|
Patent #:
|
|
Issue Dt:
|
02/09/2016
|
Application #:
|
14736695
|
Filing Dt:
|
06/11/2015
|
Publication #:
|
|
Pub Dt:
|
10/01/2015
| | | | |
Title:
|
STRUCTURE AND METHOD OF FORMING ENHANCED ARRAY DEVICE ISOLATION FOR IMPLANTED PLATE EDRAM
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14736698
|
Filing Dt:
|
06/11/2015
|
Publication #:
|
|
Pub Dt:
|
10/01/2015
| | | | |
Title:
|
SELECTIVE ETCH CHEMISTRY FOR GATE ELECTRODE MATERIALS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/10/2016
|
Application #:
|
14736942
|
Filing Dt:
|
06/11/2015
|
Publication #:
|
|
Pub Dt:
|
10/01/2015
| | | | |
Title:
|
TRANSFERABLE TRANSPARENT CONDUCTIVE OXIDE
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14737632
|
Filing Dt:
|
06/12/2015
|
Publication #:
|
|
Pub Dt:
|
10/01/2015
| | | | |
Title:
|
METHOD AND PROTECTION APPARATUS FOR PROTECTING A THERMAL SENSITIVE COMPONENT IN A THERMAL PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/13/2017
|
Application #:
|
14737915
|
Filing Dt:
|
06/12/2015
|
Publication #:
|
|
Pub Dt:
|
12/15/2016
| | | | |
Title:
|
METHODS AND STRUCTURES FOR ACHIEVING TARGET RESISTANCE POST CMP USING IN-SITU RESISTANCE MEASUREMENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/07/2016
|
Application #:
|
14738025
|
Filing Dt:
|
06/12/2015
|
Publication #:
|
|
Pub Dt:
|
10/01/2015
| | | | |
Title:
|
TAPE SERVO TRACK WRITE COMPENSATION
|
|
|
Patent #:
|
|
Issue Dt:
|
01/24/2017
|
Application #:
|
14738288
|
Filing Dt:
|
06/12/2015
|
Publication #:
|
|
Pub Dt:
|
12/15/2016
| | | | |
Title:
|
ALTERNATIVE THRESHOLD VOLTAGE SCHEME VIA DIRECT METAL GATE PATTERNING FOR HIGH PERFORMANCE CMOS FinFETs
|
|
|
Patent #:
|
|
Issue Dt:
|
12/27/2016
|
Application #:
|
14738336
|
Filing Dt:
|
06/12/2015
|
Publication #:
|
|
Pub Dt:
|
10/01/2015
| | | | |
Title:
|
FINFET HAVING AN EPITAXIALLY GROWN SEMICONDUCTOR ON THE FIN IN THE CHANNEL REGION
|
|
|
Patent #:
|
|
Issue Dt:
|
04/24/2018
|
Application #:
|
14738355
|
Filing Dt:
|
06/12/2015
|
Publication #:
|
|
Pub Dt:
|
10/01/2015
| | | | |
Title:
|
PLANNING ECONOMIC ENERGY DISPATCH IN ELECTRICAL GRID UNDER UNCERTAINTY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/30/2016
|
Application #:
|
14739137
|
Filing Dt:
|
06/15/2015
|
Publication #:
|
|
Pub Dt:
|
10/29/2015
| | | | |
Title:
|
LOW INTERFACIAL DEFECT FIELD EFFECT TRANSISTOR
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14739262
|
Filing Dt:
|
06/15/2015
|
Publication #:
|
|
Pub Dt:
|
10/01/2015
| | | | |
Title:
|
METHOD AND SYSTEM FOR USING A VIBRATION SIGNATURE AS AN AUTHENTICATION KEY
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14739562
|
Filing Dt:
|
06/15/2015
|
Publication #:
|
|
Pub Dt:
|
10/01/2015
| | | | |
Title:
|
STRUCTURE AND METHOD TO OBTAIN EOT SCALED DIELECTRIC STACKS
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14739627
|
Filing Dt:
|
06/15/2015
|
Publication #:
|
|
Pub Dt:
|
10/29/2015
| | | | |
Title:
|
STRUCTURE AND METHOD TO OBTAIN EOT SCALED DIELECTRIC STACKS
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14739669
|
Filing Dt:
|
06/15/2015
|
Publication #:
|
|
Pub Dt:
|
10/01/2015
| | | | |
Title:
|
STRUCTURE AND METHOD TO OBTAIN EOT SCALED DIELECTRIC STACKS
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14739686
|
Filing Dt:
|
06/15/2015
|
Publication #:
|
|
Pub Dt:
|
10/29/2015
| | | | |
Title:
|
STRUCTURE AND METHOD TO OBTAIN EOT SCALED DIELECTRIC STACKS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/03/2016
|
Application #:
|
14739703
|
Filing Dt:
|
06/15/2015
|
Publication #:
|
|
Pub Dt:
|
10/08/2015
| | | | |
Title:
|
MICROELECTRONIC STRUCTURE INCLUDING AIR GAP
|
|
|
Patent #:
|
|
Issue Dt:
|
03/29/2016
|
Application #:
|
14741169
|
Filing Dt:
|
06/16/2015
|
Publication #:
|
|
Pub Dt:
|
10/01/2015
| | | | |
Title:
|
PRINTED TRANSISTOR AND FABRICATION METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
08/30/2016
|
Application #:
|
14741618
|
Filing Dt:
|
06/17/2015
|
Publication #:
|
|
Pub Dt:
|
10/08/2015
| | | | |
Title:
|
Method and Structure to Reduce FET Threshold Voltage Shift Due to Oxygen Diffusion
|
|
|
Patent #:
|
|
Issue Dt:
|
11/29/2016
|
Application #:
|
14741757
|
Filing Dt:
|
06/17/2015
|
Publication #:
|
|
Pub Dt:
|
12/22/2016
| | | | |
Title:
|
INDUCTION HEATING FOR UNDERFILL REMOVAL AND CHIP REWORK
|
|
|
Patent #:
|
|
Issue Dt:
|
11/15/2016
|
Application #:
|
14741802
|
Filing Dt:
|
06/17/2015
|
Title:
|
WAFER-LEVEL CHIP-SCALE PACKAGE STRUCTURE UTILIZING CONDUCTIVE POLYMER
|
|
|
Patent #:
|
|
Issue Dt:
|
05/02/2017
|
Application #:
|
14742801
|
Filing Dt:
|
06/18/2015
|
Publication #:
|
|
Pub Dt:
|
12/22/2016
| | | | |
Title:
|
INTEGRATED CIRCUIT CHIP RELIABILITY USING RELIABILITY-OPTIMIZED FAILURE MECHANISM TARGETING
|
|
|
Patent #:
|
|
Issue Dt:
|
10/16/2018
|
Application #:
|
14742895
|
Filing Dt:
|
06/18/2015
|
Publication #:
|
|
Pub Dt:
|
12/22/2016
| | | | |
Title:
|
TEST STRUCTURES FOR DIELECTRIC RELIABILITY EVALUATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/10/2018
|
Application #:
|
14742917
|
Filing Dt:
|
06/18/2015
|
Publication #:
|
|
Pub Dt:
|
12/22/2016
| | | | |
Title:
|
CAPACITIVE MEASUREMENTS OF DIVOTS IN SEMICONDUCTOR DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
03/29/2016
|
Application #:
|
14743030
|
Filing Dt:
|
06/18/2015
|
Title:
|
INTEGRATED MICRO-PELTIER COOLING COMPONENTS IN SILICON-ON-INSULATOR (SOI) LAYERS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/16/2018
|
Application #:
|
14743208
|
Filing Dt:
|
06/18/2015
|
Publication #:
|
|
Pub Dt:
|
12/22/2016
| | | | |
Title:
|
DETECTING A VOID BETWEEN A VIA AND A WIRING LINE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/13/2018
|
Application #:
|
14744198
|
Filing Dt:
|
06/19/2015
|
Publication #:
|
|
Pub Dt:
|
12/22/2016
| | | | |
Title:
|
NON-DESTRUCTIVE DIELECTRIC LAYER THICKNESS AND DOPANT MEASURING METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
10/03/2017
|
Application #:
|
14744800
|
Filing Dt:
|
06/19/2015
|
Publication #:
|
|
Pub Dt:
|
12/22/2016
| | | | |
Title:
|
LATCHING CURRENT SENSING AMPLIFIER FOR MEMORY ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/20/2017
|
Application #:
|
14745547
|
Filing Dt:
|
06/22/2015
|
Publication #:
|
|
Pub Dt:
|
12/22/2016
| | | | |
Title:
|
GENERATING TENSILE STRAIN IN BULK FINFET CHANNEL
|
|
|
Patent #:
|
|
Issue Dt:
|
10/15/2019
|
Application #:
|
14745704
|
Filing Dt:
|
06/22/2015
|
Publication #:
|
|
Pub Dt:
|
12/22/2016
| | | | |
Title:
|
DEVICE STRUCTURES FOR A SILICON-ON-INSULATOR SUBSTRATE WITH A HIGH-RESISTANCE HANDLE WAFER
|
|
|
Patent #:
|
|
Issue Dt:
|
08/08/2017
|
Application #:
|
14745764
|
Filing Dt:
|
06/22/2015
|
Publication #:
|
|
Pub Dt:
|
12/22/2016
| | | | |
Title:
|
BIPOLAR JUNCTION TRANSISTORS WITH DOUBLE-TAPERED EMITTER FINGERS
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14745800
|
Filing Dt:
|
06/22/2015
|
Publication #:
|
|
Pub Dt:
|
12/22/2016
| | | | |
Title:
|
CHIP PACKAGE WITH REDUCED TEMPERATURE VARIATION HAVING EMITTER FINGERS FORMATION ACCORDING TO THEIR PROXIMITY TO THE THERMAL PATHWAY STRUCTURE AND A METHOD FOR FORMING A SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
10/04/2016
|
Application #:
|
14746017
|
Filing Dt:
|
06/22/2015
|
Publication #:
|
|
Pub Dt:
|
10/08/2015
| | | | |
Title:
|
SUBLITHOGRAPHIC WIDTH FINFET EMPLOYING SOLID PHASE EPITAXY
|
|
|
Patent #:
|
|
Issue Dt:
|
02/21/2017
|
Application #:
|
14746891
|
Filing Dt:
|
06/23/2015
|
Publication #:
|
|
Pub Dt:
|
12/29/2016
| | | | |
Title:
|
ELECTRICAL FUSE WITH HIGH OFF RESISTANCE
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14747385
|
Filing Dt:
|
06/23/2015
|
Publication #:
|
|
Pub Dt:
|
12/29/2016
| | | | |
Title:
|
SHAPED TERMINALS FOR A BIPOLAR JUNCTION TRANSISTOR
|
|
|
Patent #:
|
|
Issue Dt:
|
11/15/2016
|
Application #:
|
14747525
|
Filing Dt:
|
06/23/2015
|
Publication #:
|
|
Pub Dt:
|
10/29/2015
| | | | |
Title:
|
SELF-ALIGNED EMITTER-BASE-COLLECTOR BIPOLAR JUNCTION TRANSISTORS WITH A SINGLE CRYSTAL RAISED EXTRINSIC BASE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/23/2016
|
Application #:
|
14747604
|
Filing Dt:
|
06/23/2015
|
Title:
|
REPLACEMENT EMITTER FOR REDUCED CONTACT RESISTANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/01/2017
|
Application #:
|
14747668
|
Filing Dt:
|
06/23/2015
|
Publication #:
|
|
Pub Dt:
|
12/29/2016
| | | | |
Title:
|
BIPOLAR JUNCTION TRANSISTORS WITH A BURIED DIELECTRIC REGION IN THE ACTIVE DEVICE REGION
|
|
|
Patent #:
|
|
Issue Dt:
|
12/27/2016
|
Application #:
|
14748355
|
Filing Dt:
|
06/24/2015
|
Publication #:
|
|
Pub Dt:
|
12/29/2016
| | | | |
Title:
|
HIGH PERFORMANCE HEAT SHIELDS WITH REDUCED CAPACITANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/28/2017
|
Application #:
|
14748595
|
Filing Dt:
|
06/24/2015
|
Publication #:
|
|
Pub Dt:
|
12/29/2016
| | | | |
Title:
|
MODELING LOCALIZED TEMPERATURE CHANGES ON AN INTEGRATED CIRCUIT CHIP USING THERMAL POTENTIAL THEORY
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14749731
|
Filing Dt:
|
06/25/2015
|
Publication #:
|
|
Pub Dt:
|
11/05/2015
| | | | |
Title:
|
PARTITIONING OF PROGRAM ANALYSES INTO SUB-ANALYSES USING DYNAMIC HINTS
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14749750
|
Filing Dt:
|
06/25/2015
|
Publication #:
|
|
Pub Dt:
|
12/29/2016
| | | | |
Title:
|
INSULATING A VIA IN A SEMICONDUCTOR SUBSTRATE
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14749772
|
Filing Dt:
|
06/25/2015
|
Publication #:
|
|
Pub Dt:
|
11/05/2015
| | | | |
Title:
|
Partitioning of Program Analyses into Sub-Analyses Using Dynamic Hints
|
|
|
Patent #:
|
|
Issue Dt:
|
06/14/2016
|
Application #:
|
14749809
|
Filing Dt:
|
06/25/2015
|
Title:
|
HETEROJUNCTION BIPOLAR TRANSISTOR WITH IMPROVED PERFORMANCE AND BREAKDOWN VOLTAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/06/2017
|
Application #:
|
14749817
|
Filing Dt:
|
06/25/2015
|
Publication #:
|
|
Pub Dt:
|
12/29/2016
| | | | |
Title:
|
STRUCTURE FOR BEOL METAL LEVELS WITH MULTIPLE DIELECTRIC LAYERS FOR IMPROVED DIELECTRIC TO METAL ADHESION
|
|
|
Patent #:
|
|
Issue Dt:
|
01/03/2017
|
Application #:
|
14749843
|
Filing Dt:
|
06/25/2015
|
Publication #:
|
|
Pub Dt:
|
12/29/2016
| | | | |
Title:
|
INTEGRATED CIRCUIT (IC) CHIPS WITH THROUGH SILICON VIAS (TSV) AND METHOD OF FORMING THE IC
|
|
|
Patent #:
|
|
Issue Dt:
|
03/28/2017
|
Application #:
|
14749907
|
Filing Dt:
|
06/25/2015
|
Publication #:
|
|
Pub Dt:
|
12/29/2016
| | | | |
Title:
|
MULTILEVEL WAVEGUIDE STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/27/2017
|
Application #:
|
14749909
|
Filing Dt:
|
06/25/2015
|
Publication #:
|
|
Pub Dt:
|
12/29/2016
| | | | |
Title:
|
GENERATIVE LEARNING FOR REALISTIC AND GROUND RULE CLEAN HOT SPOT SYNTHESIS
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14750476
|
Filing Dt:
|
06/25/2015
|
Publication #:
|
|
Pub Dt:
|
12/29/2016
| | | | |
Title:
|
HIGH VOLTAGE FINFET STRUCTURE WITH SHAPED DRIFT REGION
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14750971
|
Filing Dt:
|
06/25/2015
|
Publication #:
|
|
Pub Dt:
|
06/30/2016
| | | | |
Title:
|
MANAGING METADATA FOR CACHING DEVICES DURING SHUTDOWN AND RESTART PROCEDURES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/13/2016
|
Application #:
|
14751222
|
Filing Dt:
|
06/26/2015
|
Publication #:
|
|
Pub Dt:
|
12/29/2016
| | | | |
Title:
|
DYNAMIC AND ADAPTIVE TIMING SENSITIVITY DURING STATIC TIMING ANALYSIS USING LOOK-UP TABLE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/26/2016
|
Application #:
|
14751493
|
Filing Dt:
|
06/26/2015
|
Publication #:
|
|
Pub Dt:
|
10/22/2015
| | | | |
Title:
|
GATE-ALL-AROUND NANOWIRE MOSFET AND METHOD OF FORMATION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/22/2016
|
Application #:
|
14751542
|
Filing Dt:
|
06/26/2015
|
Publication #:
|
|
Pub Dt:
|
11/12/2015
| | | | |
Title:
|
GATE-ALL-AROUND NANOWIRE MOSFET AND METHOD OF FORMATION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/31/2017
|
Application #:
|
14751557
|
Filing Dt:
|
06/26/2015
|
Publication #:
|
|
Pub Dt:
|
12/29/2016
| | | | |
Title:
|
FDSOI VOLTAGE REFERENCE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/26/2016
|
Application #:
|
14751646
|
Filing Dt:
|
06/26/2015
|
Publication #:
|
|
Pub Dt:
|
10/15/2015
| | | | |
Title:
|
Gate-All-Around Nanowire MOSFET and Method of Formation
|
|
|
Patent #:
|
|
Issue Dt:
|
03/29/2016
|
Application #:
|
14751706
|
Filing Dt:
|
06/26/2015
|
Publication #:
|
|
Pub Dt:
|
10/15/2015
| | | | |
Title:
|
Gate-All-Around Nanowire MOSFET and Method of Formation
|
|
|
Patent #:
|
|
Issue Dt:
|
04/26/2016
|
Application #:
|
14751761
|
Filing Dt:
|
06/26/2015
|
Publication #:
|
|
Pub Dt:
|
10/15/2015
| | | | |
Title:
|
Gate-All-Around Nanowire MOSFET and Method of Formation
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14753682
|
Filing Dt:
|
06/29/2015
|
Publication #:
|
|
Pub Dt:
|
12/29/2016
| | | | |
Title:
|
PREDICTING AND ALERTING USER TO NAVIGATION OPTIONS AND PREDICTING USER INTENTIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/15/2016
|
Application #:
|
14753771
|
Filing Dt:
|
06/29/2015
|
Title:
|
DETERMINING APPROPRIATENESS OF SAMPLING INTEGRATED CIRCUIT TEST DATA IN THE PRESENCE OF MANUFACTURING VARIATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/12/2016
|
Application #:
|
14754013
|
Filing Dt:
|
06/29/2015
|
Publication #:
|
|
Pub Dt:
|
10/22/2015
| | | | |
Title:
|
ANALYZING COMPUTER PROGRAMS TO IDENTIFY ERRORS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/26/2016
|
Application #:
|
14754190
|
Filing Dt:
|
06/29/2015
|
Publication #:
|
|
Pub Dt:
|
11/05/2015
| | | | |
Title:
|
METHOD FOR FABRICATING A CONTACT
|
|
|
Patent #:
|
|
Issue Dt:
|
05/23/2017
|
Application #:
|
14754585
|
Filing Dt:
|
06/29/2015
|
Publication #:
|
|
Pub Dt:
|
11/05/2015
| | | | |
Title:
|
Copper Feature Design for Warpage Control of Substrates
|
|
|
Patent #:
|
|
Issue Dt:
|
12/12/2017
|
Application #:
|
14755522
|
Filing Dt:
|
06/30/2015
|
Publication #:
|
|
Pub Dt:
|
11/05/2015
| | | | |
Title:
|
SWITCHABLE FILTERS AND DESIGN STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
02/23/2016
|
Application #:
|
14755862
|
Filing Dt:
|
06/30/2015
|
Publication #:
|
|
Pub Dt:
|
10/22/2015
| | | | |
Title:
|
BASE PROFILE OF SELF-ALIGNED BIPOLAR TRANSISTORS FOR POWER AMPLIFIER APPLICATIONS
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14788945
|
Filing Dt:
|
07/01/2015
|
Publication #:
|
|
Pub Dt:
|
11/12/2015
| | | | |
Title:
|
PLUG VIA FORMATION BY PATTERNED PLATING AND POLISHING
|
|