Total properties:
189
Page
1
of
2
Pages:
1 2
|
|
Patent #:
|
|
Issue Dt:
|
11/14/2000
|
Application #:
|
08985698
|
Filing Dt:
|
12/05/1997
|
Title:
|
METHOD FOR MANUFACTURING INTERCONNECTION PLUG
|
|
|
Patent #:
|
|
Issue Dt:
|
11/09/1999
|
Application #:
|
08999235
|
Filing Dt:
|
12/29/1997
|
Title:
|
METHOD FOR MANUFACTURING INTERCONNECTION PLUG
|
|
|
Patent #:
|
|
Issue Dt:
|
03/28/2000
|
Application #:
|
09041827
|
Filing Dt:
|
03/12/1998
|
Title:
|
METHOD FOR MAKING A FLOWER SHAPED DRAM CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
11/07/2000
|
Application #:
|
09041863
|
Filing Dt:
|
03/12/1998
|
Title:
|
METHOD FOR MAKING A DRAM CAPACITOR USING A DOUBLE LAYER OF INSITU DOPED POLYSILICON AND UNDOPED AMORPHOUS POLYSILICON WITH HSG POLYSILICON
|
|
|
Patent #:
|
|
Issue Dt:
|
08/03/1999
|
Application #:
|
09041864
|
Filing Dt:
|
03/12/1998
|
Title:
|
METHOD FOR FORMING A PLANAR INTERMETAL DIELECTRIC LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
10/26/1999
|
Application #:
|
09050622
|
Filing Dt:
|
03/30/1998
|
Title:
|
SINGLE POLY CYLINDRICAL FLASH MEMORY CELL HAVING HIGH COUPLING RATIO
|
|
|
Patent #:
|
|
Issue Dt:
|
03/13/2001
|
Application #:
|
09050740
|
Filing Dt:
|
03/30/1998
|
Title:
|
METHOD FOR AUTOMATICALLY DETERMINING ADJUSTMENTS FOR STEPPING PHOTOLITHOGRAPHY EXPOSURES
|
|
|
Patent #:
|
|
Issue Dt:
|
07/18/2000
|
Application #:
|
09050741
|
Filing Dt:
|
03/30/1998
|
Title:
|
MULTI-LEVEL FLASH MEMORY USING TRIPLE WELL
|
|
|
Patent #:
|
|
Issue Dt:
|
09/12/2000
|
Application #:
|
09060771
|
Filing Dt:
|
04/15/1998
|
Title:
|
DISHING FREE PROCESS FOR SHALLOW TRENCH ISOLATION
|
|
|
Patent #:
|
|
Issue Dt:
|
11/07/2000
|
Application #:
|
09061618
|
Filing Dt:
|
04/16/1998
|
Title:
|
METHOD FOR MANUFACTURING SPLIT-GATE FLASH MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
05/23/2000
|
Application #:
|
09063032
|
Filing Dt:
|
04/20/1998
|
Title:
|
METHOD OF FABRICATING SPLIT-GATE SOURCE SIDE INJECTION FLASH EEPROM ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
12/07/1999
|
Application #:
|
09065369
|
Filing Dt:
|
04/23/1998
|
Title:
|
METHOD FOR MANUFACTURING ETOX CELL HAVING DAMAGE-FREE SOURCE REGION
|
|
|
Patent #:
|
|
Issue Dt:
|
01/09/2001
|
Application #:
|
09065781
|
Filing Dt:
|
04/23/1998
|
Title:
|
ROM STRUCTURE AND METHOD OF MANUFACTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/08/2000
|
Application #:
|
09069711
|
Filing Dt:
|
04/29/1998
|
Title:
|
METHOD OF FORMING BARRIER LAYER FOR TUNGSTEN PLUGS IN INTERLAYER DIELECTRICS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/01/2000
|
Application #:
|
09085321
|
Filing Dt:
|
05/26/1998
|
Title:
|
METHOD FOR FORMING A PLANAR INTERMETAL DIELECTRIC LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
10/24/2000
|
Application #:
|
09085322
|
Filing Dt:
|
05/26/1998
|
Title:
|
INSITU PLASMA CLEAN FOR TUNGSTEN ETCHING BACK
|
|
|
Patent #:
|
|
Issue Dt:
|
06/13/2000
|
Application #:
|
09089875
|
Filing Dt:
|
06/03/1998
|
Title:
|
METHOD FOR FORMING A DUAL DAMASCENE CONTACT AND INTERCONNECT
|
|
|
Patent #:
|
|
Issue Dt:
|
02/06/2001
|
Application #:
|
09096901
|
Filing Dt:
|
06/12/1998
|
Title:
|
INTERLAYER DIELECTRIC PLANARIZATION PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/01/2000
|
Application #:
|
09099975
|
Filing Dt:
|
06/19/1998
|
Title:
|
METHOD OF FABRICATING A SPLIT GATE STRUCTURE OF A FLASH MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/13/2000
|
Application #:
|
09108901
|
Filing Dt:
|
07/01/1998
|
Title:
|
METHOD FOR FORMING A DRAM CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
01/18/2000
|
Application #:
|
09111683
|
Filing Dt:
|
07/08/1998
|
Title:
|
REDUCTION OF OPTICAL PROXIMITY EFFECT OF BIT LINE PATTERN IN DRAM DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/22/2000
|
Application #:
|
09118170
|
Filing Dt:
|
07/17/1998
|
Title:
|
METHOD FOR MAKING A MUSHROOM SHAPED DRAM CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
07/18/2000
|
Application #:
|
09121021
|
Filing Dt:
|
07/22/1998
|
Title:
|
METHOD FOR MAKING A STACKED DRAM CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
02/15/2000
|
Application #:
|
09123305
|
Filing Dt:
|
07/28/1998
|
Title:
|
HOT CARRIER INJECTION PROGRAMMING AND NEGATIVE GATE VOLTAGE CHANNEL ERASE FLASH EEPROM STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/02/1999
|
Application #:
|
09128217
|
Filing Dt:
|
08/03/1998
|
Title:
|
METHOD FOR ERASING SPLIT-GATE FLASH MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
05/16/2000
|
Application #:
|
09156522
|
Filing Dt:
|
09/17/1998
|
Title:
|
INSTALLATION FOR IMPROVING CHEMICAL-MECHANICAL POLISHING OPERATION
|
|
|
Patent #:
|
|
Issue Dt:
|
06/29/1999
|
Application #:
|
09170859
|
Filing Dt:
|
10/13/1998
|
Title:
|
METHOD FOR MAKING DUAL DAMASCENE CONTACT
|
|
|
Patent #:
|
|
Issue Dt:
|
09/18/2001
|
Application #:
|
09170861
|
Filing Dt:
|
10/13/1998
|
Title:
|
METHOD FOR MAKING A STACK BOTTOM STORAGE NODE HAVING REDUCED CRYSTALLIZATION OF AMORPHOUS POLYSILICON
|
|
|
Patent #:
|
|
Issue Dt:
|
07/11/2000
|
Application #:
|
09170863
|
Filing Dt:
|
10/13/1998
|
Title:
|
SINGLE POLYSILICON DRAM CELL WITH CURRENT GAIN AND METHOD OF MAKING
|
|
|
Patent #:
|
|
Issue Dt:
|
08/29/2000
|
Application #:
|
09177786
|
Filing Dt:
|
10/22/1998
|
Title:
|
LOW VOLTAGE LOW POWER N-CHANNEL FLASH MEMORY CELL USING GATE INDUCED DRAIN LEAKAGE CURRENT
|
|
|
Patent #:
|
|
Issue Dt:
|
11/07/2000
|
Application #:
|
09177787
|
Filing Dt:
|
10/22/1998
|
Title:
|
CMOS INVERTER USING GATE INDUCED DRAIN LEAKAGE CURRENT
|
|
|
Patent #:
|
|
Issue Dt:
|
03/07/2000
|
Application #:
|
09189066
|
Filing Dt:
|
11/09/1998
|
Title:
|
METHOD FOR MAKING AN 8-SHAPED STORAGE NODE DRAM CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
10/24/2000
|
Application #:
|
09189067
|
Filing Dt:
|
11/09/1998
|
Title:
|
METHOD FOR MANUFACTURING A SELF-ALIGNED STACKED STORAGE NODE DRAM CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
08/08/2000
|
Application #:
|
09189353
|
Filing Dt:
|
11/09/1998
|
Title:
|
METHOD FOR MAKING FIN-TRENCH STRUCTURED DRAM CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
08/15/2000
|
Application #:
|
09200174
|
Filing Dt:
|
11/25/1998
|
Title:
|
WAFER CLEANING DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/12/2000
|
Application #:
|
09200364
|
Filing Dt:
|
11/25/1998
|
Title:
|
INSTALLATION FOR IMPROVING CHEMICAL-MECHANICAL POLISHING OPERATION
|
|
|
Patent #:
|
|
Issue Dt:
|
07/18/2000
|
Application #:
|
09201280
|
Filing Dt:
|
11/30/1998
|
Title:
|
METHOD FOR FORMING A CROWN CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
01/09/2001
|
Application #:
|
09201513
|
Filing Dt:
|
11/30/1998
|
Title:
|
METHOD FOR FORMING A PLANAR INTERMETAL DIELECTRIC USING A BARRIER LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
03/27/2001
|
Application #:
|
09201581
|
Filing Dt:
|
11/30/1998
|
Title:
|
METHOD FOR FORMING A T-SHAPED PLUG HAVING INCREASED CONTACT AREA
|
|
|
Patent #:
|
|
Issue Dt:
|
08/01/2000
|
Application #:
|
09206780
|
Filing Dt:
|
12/07/1998
|
Title:
|
METHOD FOR FABRICATING CONDUCTING LINES WITH A HIGH TOPOGRAPHY HEIGHT
|
|
|
Patent #:
|
|
Issue Dt:
|
09/26/2000
|
Application #:
|
09206807
|
Filing Dt:
|
12/07/1998
|
Title:
|
METHOD OF FORMING STACKED CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
11/14/2000
|
Application #:
|
09209047
|
Filing Dt:
|
12/09/1998
|
Title:
|
METHOD FOR FORMING A CROWN CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
07/10/2001
|
Application #:
|
09241543
|
Filing Dt:
|
02/01/1999
|
Title:
|
METHOD FOR FORMING A BORDERLESS CONTACT
|
|
|
Patent #:
|
|
Issue Dt:
|
12/26/2000
|
Application #:
|
09246919
|
Filing Dt:
|
02/09/1999
|
Title:
|
METHOD TO REDUCE ASPECT RATIO OF DRAM PERIPHERAL CONTACT
|
|
|
Patent #:
|
|
Issue Dt:
|
08/21/2001
|
Application #:
|
09247749
|
Filing Dt:
|
02/09/1999
|
Title:
|
METHOD OF PLANARIZATION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/14/2000
|
Application #:
|
09250372
|
Filing Dt:
|
02/16/1999
|
Title:
|
METHOD OF FABRICATING A CAPACITOR ELECTRODE STRUCTURE IN A DYNAMIC RANDOM-ACCESS MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/21/1999
|
Application #:
|
09250594
|
Filing Dt:
|
02/16/1999
|
Title:
|
METHOD FOR FABRICATING A STACK CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
02/13/2001
|
Application #:
|
09250766
|
Filing Dt:
|
02/16/1999
|
Title:
|
SUB A2
|
|
|
Patent #:
|
|
Issue Dt:
|
07/11/2000
|
Application #:
|
09253322
|
Filing Dt:
|
02/19/1999
|
Title:
|
NEW SRAM CELL USING TWO SINGLE TRANSISTOR INVERTERS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/15/2000
|
Application #:
|
09258083
|
Filing Dt:
|
02/25/1999
|
Title:
|
NEW SINGLE POLY EEPROM CELL STRUCTURE OPERATIONS AND ARRAY ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/27/2001
|
Application #:
|
09265357
|
Filing Dt:
|
03/10/1999
|
Title:
|
METHOD TO FABRICATE ELECTRODES FOR HIGH-K DIELECTRICS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/18/2000
|
Application #:
|
09275523
|
Filing Dt:
|
03/24/1999
|
Title:
|
NEW ELECTRON INJECTION METHOD FOR SUBSTRATE-HOT-ELECTRON PROGRAM AND ERASE VT TIGHTENING FOR ETOX CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
02/13/2001
|
Application #:
|
09280628
|
Filing Dt:
|
03/29/1999
|
Title:
|
METHOD FOR FABRICATING METAL INTERCONNECT STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/21/2001
|
Application #:
|
09282052
|
Filing Dt:
|
03/29/1999
|
Title:
|
METHOD FOR PLANARIZING POLYSILICON LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
04/17/2001
|
Application #:
|
09286014
|
Filing Dt:
|
04/05/1999
|
Title:
|
METHOD OF FABRICATING SHALLOW TRENCH ISOLATION STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/28/2001
|
Application #:
|
09286946
|
Filing Dt:
|
04/08/1999
|
Title:
|
TRANSISTOR AND LOGIC CIRCUIT OF THIN SILICON-ON-INSULATOR WAFERS BASED ON GATE INDUCED DRAIN LEAKAGE CURRENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/19/2000
|
Application #:
|
09287959
|
Filing Dt:
|
04/07/1999
|
Title:
|
METHOD FOR REDUCING CAPACITANCE DEPLETION DURING HEMISPHERICAL GRAIN POLYSILICON SYNTHESIS FOR DRAM
|
|
|
Patent #:
|
|
Issue Dt:
|
02/08/2000
|
Application #:
|
09287998
|
Filing Dt:
|
04/07/1999
|
Title:
|
METHOD OF USING SILICON OXYNITRIDE TO IMPROVE FABRICATING OF DRAM CONTACTS AND LANDING PADS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/26/2002
|
Application #:
|
09290384
|
Filing Dt:
|
04/12/1999
|
Title:
|
HIGH SPEED BUILT-IN SELF-TEST CIRCUIT FOR DRAMS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/29/2002
|
Application #:
|
09293973
|
Filing Dt:
|
04/19/1999
|
Title:
|
DRAM CAPACITOR AND A METHOD OF FABRICATING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
10/31/2000
|
Application #:
|
09293974
|
Filing Dt:
|
04/19/1999
|
Title:
|
METHOD OF FORMING A TUNGSTEN PLUG
|
|
|
Patent #:
|
|
Issue Dt:
|
10/17/2000
|
Application #:
|
09295017
|
Filing Dt:
|
04/20/1999
|
Title:
|
NOR ARRAY ARCHITECTURE AND OPERATION METHODS FOR ETOX CELLS CAPABLE OF FULL EEPROM FUNCTIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/12/2000
|
Application #:
|
09299956
|
Filing Dt:
|
04/26/1999
|
Title:
|
STRUCTURE AND FABRICATING METHOD OF STACKED CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
01/23/2001
|
Application #:
|
09299963
|
Filing Dt:
|
04/26/1999
|
Title:
|
METHOD FOR MANUFACTURING STACKED CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
08/29/2000
|
Application #:
|
09301481
|
Filing Dt:
|
04/28/1999
|
Title:
|
METHOD FOR FORMING A HARD MASK OF HALF CRITICAL DIMENSION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/19/2000
|
Application #:
|
09301482
|
Filing Dt:
|
04/28/1999
|
Title:
|
METHOD OF FABRICATING DRAM WITH NOVEL LANDING PAD PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/21/2000
|
Application #:
|
09303769
|
Filing Dt:
|
04/30/1999
|
Title:
|
ELECTROSTATIC DISCHARGE PROTECTION CIRCUIT EMPLOYING MOSFETS HAVING DOUBLE ESD IMPLANTATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/11/2003
|
Application #:
|
09303770
|
Filing Dt:
|
04/30/1999
|
Title:
|
BUILT-IN-SELF-TEST CIRCUIT FOR RAMBUS DIRECT RDRAM
|
|
|
Patent #:
|
|
Issue Dt:
|
12/26/2000
|
Application #:
|
09306095
|
Filing Dt:
|
05/06/1999
|
Title:
|
METHOD FOR FABRICATING CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
05/22/2001
|
Application #:
|
09306097
|
Filing Dt:
|
05/06/1999
|
Title:
|
BONDING PAD STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/04/2002
|
Application #:
|
09306245
|
Filing Dt:
|
05/06/1999
|
Publication #:
|
|
Pub Dt:
|
06/07/2001
| | | | |
Title:
|
METHOD FOR PLANARIZING OXIDE LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
12/19/2000
|
Application #:
|
09306261
|
Filing Dt:
|
05/06/1999
|
Title:
|
METHOD OF MANUFACTURING DRAM CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
04/03/2001
|
Application #:
|
09306342
|
Filing Dt:
|
05/06/1999
|
Title:
|
METHOD FOR MANUFACTURING METAL PLUG
|
|
|
Patent #:
|
|
Issue Dt:
|
12/26/2000
|
Application #:
|
09306351
|
Filing Dt:
|
05/06/1999
|
Title:
|
METHOD OF MANUFACTURING MASK READ-ONLY-MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
10/17/2000
|
Application #:
|
09307760
|
Filing Dt:
|
05/10/1999
|
Title:
|
HDP-CVD METHOD FOR SPACER FORMATION
|
|
|
Patent #:
|
|
Issue Dt:
|
07/17/2001
|
Application #:
|
09313169
|
Filing Dt:
|
05/17/1999
|
Title:
|
MOVABLE MULTI-FUNCTION MAINTENANCE APPARATUS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/09/2000
|
Application #:
|
09313170
|
Filing Dt:
|
05/17/1999
|
Title:
|
ALIGNMENT-MARKER STRUCTURE AND METHOD OF FORMING THE SAME IN INTEGRATED CIRCUIT FABRICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/20/2001
|
Application #:
|
09313521
|
Filing Dt:
|
05/17/1999
|
Title:
|
METHOD OF MANUFACTURING BIT LINES IN MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
04/17/2001
|
Application #:
|
09314018
|
Filing Dt:
|
05/19/1999
|
Title:
|
METHOD OF MANUFACTURING A CONTACT FOR A CAPACITOR OF HIGH DENSITY DRAMS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/22/2000
|
Application #:
|
09314623
|
Filing Dt:
|
05/19/1999
|
Title:
|
A VERTICAL THIN FILM TRANSISTOR
|
|
|
Patent #:
|
|
Issue Dt:
|
12/19/2000
|
Application #:
|
09317132
|
Filing Dt:
|
05/24/1999
|
Title:
|
METHOD FOR FORMING A DRAM CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
08/15/2000
|
Application #:
|
09317678
|
Filing Dt:
|
05/24/1999
|
Title:
|
USE OF ADENOSINE DEAMINASE INHIBITORS TO TREAT SYSTEMIC INFLAMMATORY RESPONSE SYNDROME
|
|
|
Patent #:
|
|
Issue Dt:
|
10/17/2000
|
Application #:
|
09326166
|
Filing Dt:
|
06/04/1999
|
Title:
|
DIGITALLY TUNABLE VOLTAGE REFERENCE USING A NEURON MOSFET
|
|
|
Patent #:
|
|
Issue Dt:
|
03/06/2001
|
Application #:
|
09326390
|
Filing Dt:
|
06/04/1999
|
Title:
|
FABRICATION METHOD OF A TWIN-TUB CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
03/20/2001
|
Application #:
|
09326391
|
Filing Dt:
|
06/04/1999
|
Title:
|
METHOD OF FABRICATING A CAPACITOR WITH A LOW-RESISTANCE ELECTRODE STRUCTURE IN INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
08/29/2000
|
Application #:
|
09327093
|
Filing Dt:
|
06/04/1999
|
Title:
|
METHOD FOR MAKING A MOSFET WITH SELF-ALIGNED SOURCE AND DRAIN CONTACTS INCLUDING FORMING AN OXIDE LINER ON THE GATE, FORMING NITRIDE SPACERS ON THE LINER, ETCHING THE LINER, AND FORMING CONTACTS IN THE GAPS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/24/2000
|
Application #:
|
09328755
|
Filing Dt:
|
06/09/1999
|
Title:
|
METHOD FOR MANUFACTURING DRAM CAPACITOR
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
09328978
|
Filing Dt:
|
06/09/1999
|
Publication #:
|
|
Pub Dt:
|
05/24/2001
| | | | |
Title:
|
METHOD FOR REDUCING CONTACT RESISTANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/17/2001
|
Application #:
|
09328980
|
Filing Dt:
|
06/09/1999
|
Title:
|
METHOD OF FABRICATING LOW VOLTAGE COEFFICIENT CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
12/12/2000
|
Application #:
|
09328981
|
Filing Dt:
|
06/09/1999
|
Title:
|
METHOD OF FABRICATING LANDING PAD
|
|
|
Patent #:
|
|
Issue Dt:
|
05/09/2000
|
Application #:
|
09334080
|
Filing Dt:
|
06/16/1999
|
Title:
|
ETOX CELL HAVING BIPOLAR ELECTRON INJECTION FOR SUBSTRATE-HOT-ELECTRON PROGRAM
|
|
|
Patent #:
|
|
Issue Dt:
|
01/16/2001
|
Application #:
|
09335547
|
Filing Dt:
|
06/18/1999
|
Title:
|
METHOD FOR MANUFACTURING STACKED CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
05/22/2001
|
Application #:
|
09335553
|
Filing Dt:
|
06/18/1999
|
Title:
|
METHOD OF FABRICATING COPPER DAMASCENE
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
09335632
|
Filing Dt:
|
06/18/1999
|
Publication #:
|
|
Pub Dt:
|
05/30/2002
| | | | |
Title:
|
METHOD OF FABRICATING GATE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/08/2001
|
Application #:
|
09336044
|
Filing Dt:
|
06/18/1999
|
Title:
|
METHOD OF FABRICATING A BONDING PAD STRUCTURE FOR IMPROVING THE BONDING PAD SURFACE QUALITY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/21/2001
|
Application #:
|
09336045
|
Filing Dt:
|
06/18/1999
|
Title:
|
METHOD OF PLANARIZING INTER-METAL DIELECTRIC LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
01/16/2001
|
Application #:
|
09342569
|
Filing Dt:
|
06/29/1999
|
Title:
|
A DUAL DAMASCENE PROCESS FOR CAPACITANCE FABRICATION OF DRAM
|
|
|
Patent #:
|
|
Issue Dt:
|
08/21/2001
|
Application #:
|
09342570
|
Filing Dt:
|
06/29/1999
|
Title:
|
METHOD OF PROTECTING TUNGSTEN PLUG FROM CORRODING
|
|
|
Patent #:
|
|
Issue Dt:
|
08/08/2000
|
Application #:
|
09342718
|
Filing Dt:
|
06/29/1999
|
Title:
|
Method Of Fabricating Capacitor Capable Of Maintaining The Height Of The Peripheral Area Of The Capacitor
|
|
|
Patent #:
|
|
Issue Dt:
|
10/17/2000
|
Application #:
|
09346324
|
Filing Dt:
|
07/02/1999
|
Title:
|
METHOD FOR MAKING A DRAM CAPACITOR USING A ROTATED PHOTOLITHOGRAPHY MASK
|
|