Total properties:
134
Page
1
of
2
Pages:
1 2
|
|
Patent #:
|
|
Issue Dt:
|
05/25/1999
|
Application #:
|
08940233
|
Filing Dt:
|
09/30/1997
|
Title:
|
REDUCTION OF PAD EROSION
|
|
|
Patent #:
|
|
Issue Dt:
|
04/23/2002
|
Application #:
|
08940235
|
Filing Dt:
|
09/30/1997
|
Title:
|
RELIABLE POLICIDE GATE STACK WITH REDUCED SHEET RESISTANCE AND THICKNESS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/27/1999
|
Application #:
|
08940808
|
Filing Dt:
|
09/30/1997
|
Title:
|
DISHING RESISTANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/01/2000
|
Application #:
|
08940891
|
Filing Dt:
|
09/30/1997
|
Title:
|
HARD ETCH MASK
|
|
|
Patent #:
|
|
Issue Dt:
|
06/06/2000
|
Application #:
|
08940892
|
Filing Dt:
|
09/30/1997
|
Title:
|
METHOD FOR PATTERNING INTEGRATED CIRCUIT CONDUCTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/23/2000
|
Application #:
|
08940895
|
Filing Dt:
|
09/30/1997
|
Title:
|
DUAL DAMASCENE PROCESS FOR METAL LAYERS AND ORGANIC INTERMETAL LAYERS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/24/1999
|
Application #:
|
08940899
|
Filing Dt:
|
09/30/1997
|
Title:
|
POWER-ON DETECTION AND ENABLING CIRCUIT WITH VERY FAST DETECTION OF POWER-OFF
|
|
|
Patent #:
|
|
Issue Dt:
|
11/09/1999
|
Application #:
|
08941606
|
Filing Dt:
|
09/30/1997
|
Title:
|
SECONDARY SENSE AMPLIFIER WITH WINDOW DISCRIMINATOR FOR SELF-TIMED OPERATION
|
|
|
Patent #:
|
|
Issue Dt:
|
08/01/2000
|
Application #:
|
08942273
|
Filing Dt:
|
09/30/1997
|
Title:
|
GAPFILL OF SEMICONDUCTOR STRUCTURE USING DOPED SILICATE GLASSES
|
|
|
Patent #:
|
|
Issue Dt:
|
10/12/1999
|
Application #:
|
08942275
|
Filing Dt:
|
09/30/1997
|
Title:
|
SEMICONDUCTOR MEMORY HAVING HIERARCHICAL BIT LINE ARCHITECTURE WITH NON-UNIFORM LOCAL BIT LINES
|
|
|
Patent #:
|
|
Issue Dt:
|
01/18/2000
|
Application #:
|
08992378
|
Filing Dt:
|
12/17/1997
|
Title:
|
MEMORY WITH WORD LINE VOLTAGE CONTROL
|
|
|
Patent #:
|
|
Issue Dt:
|
12/08/1998
|
Application #:
|
08992379
|
Filing Dt:
|
12/17/1997
|
Title:
|
MEMORY ARRAY WITH REDUCED CHARGING CURRENT
|
|
|
Patent #:
|
|
Issue Dt:
|
01/16/2001
|
Application #:
|
08994273
|
Filing Dt:
|
12/19/1997
|
Title:
|
METHOD FOR QUANTIFYING PROXIMITY EFFECTS BY MEASURING DEVICE PERFORMANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/24/2000
|
Application #:
|
08994829
|
Filing Dt:
|
12/19/1997
|
Title:
|
SYNCHRONOUS DYNAMIC RANDOM ACCESS MEMORY ARCHITECTURE FOR SEQUENTIAL BURST MODE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/07/2000
|
Application #:
|
08997682
|
Filing Dt:
|
12/23/1997
|
Title:
|
DUAL DAMASCENE WITH BOND PADS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/26/2000
|
Application #:
|
08998856
|
Filing Dt:
|
12/29/1997
|
Title:
|
REDUCED PAD EROSION
|
|
|
Patent #:
|
|
Issue Dt:
|
11/01/2005
|
Application #:
|
09000626
|
Filing Dt:
|
12/30/1997
|
Title:
|
RECESSED SHALLOW TRENCH ISOLATION STRUCTURE NITRIDE LINER AND METHOD FOR MAKING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
12/11/2001
|
Application #:
|
09030227
|
Filing Dt:
|
02/25/1998
|
Title:
|
CONTACT BETWEEN A MONOCRYSTALLINE SILICON REGION AND A POLYCRYSTALLINE SILICON STRUCTURE AND METHOD FOR PRODUCING SUCH A CONTACT
|
|
|
Patent #:
|
|
Issue Dt:
|
05/30/2000
|
Application #:
|
09030406
|
Filing Dt:
|
02/25/1998
|
Title:
|
METHOD FOR PRODUCING A POLYCRYSTALLINE SILICON STRUCTURE AND POLYCRYSTALLINE SILICON LAYER TO BE PRODUCED BY THE METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
08/17/1999
|
Application #:
|
09183246
|
Filing Dt:
|
10/30/1998
|
Title:
|
RECESSED SHALLOW TRENCH ISOLATION STRUCTURE NITRIDE LINER AND METHOD FOR MAKING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
04/02/2002
|
Application #:
|
09197371
|
Filing Dt:
|
11/20/1998
|
Title:
|
PLASTIC COMPOSITIONS FOR SHEATHING A METAL OR SEMICONDUCTOR BODY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/01/2000
|
Application #:
|
09228610
|
Filing Dt:
|
01/12/1999
|
Title:
|
AN ADJUSTABLE DELAY CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
11/14/2000
|
Application #:
|
09228611
|
Filing Dt:
|
01/12/1999
|
Title:
|
DRAM CELL ARRANGEMENT AND METHOD FOR ITS PRODUCTION
|
|
|
Patent #:
|
|
Issue Dt:
|
01/21/2003
|
Application #:
|
09232081
|
Filing Dt:
|
01/15/1999
|
Title:
|
TRENCH CAPACITOR WITH INSULATION COLLAR AND METHOD FOR PRODUCING THE TRENCH CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
11/30/1999
|
Application #:
|
09232083
|
Filing Dt:
|
01/15/1999
|
Title:
|
MEMORY CELL CONFIGURATION AND METHOD FOR ITS FABRICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
04/10/2001
|
Application #:
|
09243296
|
Filing Dt:
|
02/02/1999
|
Title:
|
INTEGRATED MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
07/10/2001
|
Application #:
|
09250362
|
Filing Dt:
|
02/12/1999
|
Title:
|
MEMORY CELL CONFIGURATION AND CORRESPONDING FABRICATION METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
03/19/2002
|
Application #:
|
09250516
|
Filing Dt:
|
02/16/1999
|
Title:
|
CIRCUIT ARRANGEMENT WITH AT LEAST ONE CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
02/22/2000
|
Application #:
|
09258940
|
Filing Dt:
|
03/01/1999
|
Title:
|
INTEGRATED MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/04/2002
|
Application #:
|
09261100
|
Filing Dt:
|
03/02/1999
|
Title:
|
INTEGRATED CIRCUIT AND METHOD FOR TESTING IT
|
|
|
Patent #:
|
|
Issue Dt:
|
08/01/2000
|
Application #:
|
09272077
|
Filing Dt:
|
03/18/1999
|
Title:
|
DRAM CELL ARRANGEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
08/28/2001
|
Application #:
|
09272968
|
Filing Dt:
|
03/19/1999
|
Title:
|
MOS TRANSISTOR IN A SINGLE-TRANSISTOR MEMORY CELL HAVING A LOCALLY THICKENED GATE OXIDE, AND PRODUCTION PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/28/2000
|
Application #:
|
09273648
|
Filing Dt:
|
03/23/1999
|
Title:
|
METHOD FOR PROGRAMMING A ROM CELL ARRANGEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
03/28/2000
|
Application #:
|
09274733
|
Filing Dt:
|
03/23/1999
|
Title:
|
DRAM CELL ARRANGEMENT AND METHOD FOR ITS PRODUCTION
|
|
|
Patent #:
|
|
Issue Dt:
|
02/17/2004
|
Application #:
|
09277281
|
Filing Dt:
|
03/26/1999
|
Title:
|
CONFIGURATION FOR INDENTIFYING CONTACT FAULTS DURING THE TESTING OF INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/11/2002
|
Application #:
|
09285897
|
Filing Dt:
|
04/08/1999
|
Title:
|
METHOD FOR FABRICATING A STACKED CAPACITOR IN A SEMICONDUCTOR CONFIGURATION, AND STACKED CAPACITOR FABRICATED BY THIS METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
09/25/2001
|
Application #:
|
09289491
|
Filing Dt:
|
04/09/1999
|
Title:
|
METHOD AND APPARATUS FOR THE TREATMENT OF OBJECTS, PREFERABLY WAFERS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/04/2003
|
Application #:
|
09302649
|
Filing Dt:
|
04/30/1999
|
Title:
|
CONFIGURATION FOR TESTING A PLURALITY OF MEMORY CHIPS ON A WAFER
|
|
|
Patent #:
|
|
Issue Dt:
|
09/12/2000
|
Application #:
|
09302655
|
Filing Dt:
|
04/30/1999
|
Title:
|
METHOD FOR FABRICATING A CAPACITOR FOR A SEMICONDUCTOR MEMORY CONFIGURATION
|
|
|
Patent #:
|
|
Issue Dt:
|
06/29/2004
|
Application #:
|
09311118
|
Filing Dt:
|
05/13/1999
|
Title:
|
OPTIMIZED-DELAY MULTIPLEXER
|
|
|
Patent #:
|
|
Issue Dt:
|
03/06/2001
|
Application #:
|
09311120
|
Filing Dt:
|
05/13/1999
|
Title:
|
CIRCUIT CONFIGURATION FOR PRODUCING COMPLEMENTARY SIGNALS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/03/2000
|
Application #:
|
09312571
|
Filing Dt:
|
05/14/1999
|
Title:
|
MANUFACTURING METHOD FOR A CAPACITOR IN AN INTEGRATED STORAGE CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
03/20/2001
|
Application #:
|
09312572
|
Filing Dt:
|
05/14/1999
|
Title:
|
MANUFACTURING METHOD FOR A CAPACITOR IN AN INTEGRATED MEMORY CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
03/19/2002
|
Application #:
|
09313422
|
Filing Dt:
|
05/17/1999
|
Title:
|
METHOD OF HOLDING A WAFER AND TESTING THE INTEGRATED CIRCUITS ON THE WAFER
|
|
|
Patent #:
|
|
Issue Dt:
|
11/07/2000
|
Application #:
|
09315328
|
Filing Dt:
|
05/20/1999
|
Title:
|
SEMICONDUCTOR MEMORY HAVING DIFFERENTIAL BIT LINES
|
|
|
Patent #:
|
|
Issue Dt:
|
06/11/2002
|
Application #:
|
09315329
|
Filing Dt:
|
05/20/1999
|
Title:
|
PROCESS FOR PRODUCING METAL-CONTAINING LAYERS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/10/2001
|
Application #:
|
09321174
|
Filing Dt:
|
05/27/1999
|
Title:
|
FUSE-LATCH CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
09/18/2001
|
Application #:
|
09322717
|
Filing Dt:
|
05/28/1999
|
Title:
|
CIRCUIT CONFIGURATION FOR BURN-IN SYSTEMS FOR TESTING MODULES BY USING A BOARD
|
|
|
Patent #:
|
|
Issue Dt:
|
12/12/2000
|
Application #:
|
09322718
|
Filing Dt:
|
05/28/1999
|
Title:
|
CONFIGURATION FOR CROSSTALK ATTENUATION IN WORD LINES OF DRAM CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/08/2001
|
Application #:
|
09326366
|
Filing Dt:
|
06/04/1999
|
Title:
|
BONDING PAD TEST CONFIGURATION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/25/2001
|
Application #:
|
09327699
|
Filing Dt:
|
06/08/1999
|
Title:
|
INTEGRATED SEMICONDUCTOR CIRCUIT HAVING DUMMY STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
07/10/2001
|
Application #:
|
09335561
|
Filing Dt:
|
06/18/1999
|
Title:
|
DEVICE FOR THE DEPOSITION OF SUBSTANCES
|
|
|
Patent #:
|
|
Issue Dt:
|
01/16/2001
|
Application #:
|
09343429
|
Filing Dt:
|
06/30/1999
|
Title:
|
DYNAMIC SEMICONDUCTOR MEMORY DEVICE AND METHOD FOR INITIALIZING A DYNAMIC SEMICONDUCTOR MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/05/2000
|
Application #:
|
09343431
|
Filing Dt:
|
06/30/1999
|
Title:
|
DYNAMIC SEMICONDUCTOR MEMORY DEVICE AND METHOD FOR INTIALIZING A DYNAMIC SEMICONDUCTOR MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/08/2000
|
Application #:
|
09344922
|
Filing Dt:
|
06/28/1999
|
Title:
|
INTEGRATED MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
10/10/2000
|
Application #:
|
09346379
|
Filing Dt:
|
07/01/1999
|
Title:
|
OUTPUT DRIVER OF AN INTEGRATED SEMICONDUCTOR CHIP
|
|
|
Patent #:
|
|
Issue Dt:
|
04/29/2003
|
Application #:
|
09352992
|
Filing Dt:
|
07/14/1999
|
Title:
|
CONFIGURATION AND METHOD FOR STORING THE TEST RESULTS OBTAINED BY A BIST CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
04/02/2002
|
Application #:
|
09353612
|
Filing Dt:
|
07/14/1999
|
Title:
|
CONFIGURATION FOR TESTING CHIPS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/20/2001
|
Application #:
|
09356402
|
Filing Dt:
|
07/16/1999
|
Title:
|
METHOD OF PRODUCING A STACKED CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
10/17/2000
|
Application #:
|
09356811
|
Filing Dt:
|
07/19/1999
|
Title:
|
INTEGRATED CIRCUIT WITH A VOLTAGE REGULATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
01/06/2004
|
Application #:
|
09356813
|
Filing Dt:
|
07/19/1999
|
Title:
|
INTEGRATED CIRCUIT HAVING A SELF-TEST DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/21/2001
|
Application #:
|
09356955
|
Filing Dt:
|
07/19/1999
|
Title:
|
CONFIGURATION FOR TESTING INTEGRATED COMPONENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/02/2003
|
Application #:
|
09360944
|
Filing Dt:
|
07/26/1999
|
Title:
|
PROCESS FOR CLEANING CVD UNITS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/17/2001
|
Application #:
|
09360973
|
Filing Dt:
|
07/27/1999
|
Title:
|
COMPOSITE MEMBER COMPOSED OF AT LEAST TWO INTEGRATED CIRCUITS AND METHOD FOR THE MANUFACTURE OF A COMPOSITE MEMBER COMPOSED OF AT LEAST TWO INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/23/2001
|
Application #:
|
09363263
|
Filing Dt:
|
07/29/1999
|
Title:
|
INTEGRATED SEMICONDUCTOR CHIP WITH MODULAR DUMMY STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/07/2004
|
Application #:
|
09363277
|
Filing Dt:
|
07/28/1999
|
Title:
|
TRENCH CAPACITOR WITH AN INSULATION COLLAR AND METHOD FOR PRODUCING A TRENCH CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
07/02/2002
|
Application #:
|
09368134
|
Filing Dt:
|
08/04/1999
|
Title:
|
INTEGRATED CIRCUIT HAVING A SELF-TEST DEVICE AND METHOD FOR PRODUCING THE INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
11/06/2001
|
Application #:
|
09372307
|
Filing Dt:
|
08/11/1999
|
Title:
|
METHOD OF TESTING LEAKAGE CURRENT AT A CONTACT-MAKING POINT IN AN INTEGRATED CIRCUIT BY DETERMINING A POTENTIAL AT THE CONTACT-MAKING POINT
|
|
|
Patent #:
|
|
Issue Dt:
|
09/30/2003
|
Application #:
|
09374893
|
Filing Dt:
|
08/13/1999
|
Title:
|
PROCESS FOR PRODUCING STRUCTURED LAYERS, PROCESS FOR PRODUCING COMPONENTS OF AN INTEGRATED CIRCUIT, AND PROCESS FOR PRODUCING A MEMORY CONFIGURATION
|
|
|
Patent #:
|
|
Issue Dt:
|
06/27/2000
|
Application #:
|
09374894
|
Filing Dt:
|
08/13/1999
|
Title:
|
COMBINED PRECHARGING AND HOMOGENIZING CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
04/23/2002
|
Application #:
|
09374895
|
Filing Dt:
|
08/13/1999
|
Title:
|
INTEGRATED SEMICONDUCTOR CHIP HAVING LEADS TO ONE OR MORE EXTERNAL TERMINALS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/13/2001
|
Application #:
|
09384701
|
Filing Dt:
|
08/27/1999
|
Title:
|
INTEGRATED SEMICONDUCTOR MEMORY WITH CONTROL DEVICE FOR CLOCK-SYNCHRONOUS WRITING AND READING
|
|
|
Patent #:
|
|
Issue Dt:
|
03/06/2001
|
Application #:
|
09390496
|
Filing Dt:
|
09/03/1999
|
Title:
|
METHOD FOR THE FABRICATION OF A DOPED SILICON LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
09/26/2000
|
Application #:
|
09391717
|
Filing Dt:
|
09/08/1999
|
Title:
|
INTEGRATED SEMICONDUCTOR MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
01/08/2002
|
Application #:
|
09391720
|
Filing Dt:
|
09/08/1999
|
Title:
|
LAYER CONFIGURATION WITH A MATERIAL LAYER AND A DIFFUSION BARRIER WHICH BLOCKS DIFFUSING MATERIAL COMPONENTS AND PROCESS FOR PRODUCING A DIFFUSION BARRIER
|
|
|
Patent #:
|
|
Issue Dt:
|
03/12/2002
|
Application #:
|
09394196
|
Filing Dt:
|
09/10/1999
|
Title:
|
ELECTRONIC CIRCUIT CONFIGURATION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/08/2001
|
Application #:
|
09395005
|
Filing Dt:
|
09/13/1999
|
Title:
|
INTEGRATED CIRCUIT WITH TWO OPERATING STATES
|
|
|
Patent #:
|
|
Issue Dt:
|
07/10/2001
|
Application #:
|
09395316
|
Filing Dt:
|
09/13/1999
|
Title:
|
CAPACITOR WITH HIGH-E DIELECTRIC OR FERROELECTRIC MATERIAL BASED ON THE FIN STACK PRINCIPLE AND PRODUCTION PROCESS USING A NEGATIVE MOLD
|
|
|
Patent #:
|
|
Issue Dt:
|
01/30/2001
|
Application #:
|
09398695
|
Filing Dt:
|
09/20/1999
|
Title:
|
INTEGRATED CIRCUIT MEMORY HAVING A SENSE AMPLIFIER ACTIVATED BASED ON WORD LINE POTENTIALS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/21/2001
|
Application #:
|
09401022
|
Filing Dt:
|
09/21/1999
|
Title:
|
INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
11/20/2001
|
Application #:
|
09401387
|
Filing Dt:
|
09/22/1999
|
Title:
|
METHOD FOR DETERMINING THE DRIVE CAPABILITY OF A DRIVER CIRCUIT OF AN INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
01/23/2001
|
Application #:
|
09401388
|
Filing Dt:
|
09/22/1999
|
Title:
|
INTEGRATED MEMORY HAVING A SELF-REPAIR FUNCTION
|
|
|
Patent #:
|
|
Issue Dt:
|
07/31/2001
|
Application #:
|
09401390
|
Filing Dt:
|
09/22/1999
|
Title:
|
BURN-IN TEST DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/14/2001
|
Application #:
|
09405916
|
Filing Dt:
|
09/24/1999
|
Title:
|
MEMORY CELL CONFIGURATION AND PRODUCTION PROCESS THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
06/12/2001
|
Application #:
|
09407263
|
Filing Dt:
|
09/27/1999
|
Title:
|
METHOD FOR FABRICATING A SEMICONDUCTOR STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/11/2000
|
Application #:
|
09407384
|
Filing Dt:
|
09/28/1999
|
Title:
|
GAPFILL OF SEMICONDUCTOR STRUCTURE USING DOPED SILICATE GLASSES
|
|
|
Patent #:
|
|
Issue Dt:
|
02/13/2001
|
Application #:
|
09408476
|
Filing Dt:
|
09/28/1999
|
Title:
|
INTEGRATED CIRCUIT HAVING A CONTACT-MAKING POINT FOR SELECTING AN OPERATING MODE OF THE INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
05/13/2003
|
Application #:
|
09408477
|
Filing Dt:
|
09/28/1999
|
Title:
|
METHOD FOR INSTALLING PROTECTIVE COMPONENTS IN INTEGRATED CIRCUITS THAT ARE CONSTRUCTED FROM STANDARD CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/18/2000
|
Application #:
|
09408479
|
Filing Dt:
|
09/28/1999
|
Title:
|
FERROELECTRIC MEMORY AND METHOD FOR PREVENTING AGING IN A MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
12/12/2000
|
Application #:
|
09408677
|
Filing Dt:
|
09/30/1999
|
Title:
|
INTEGRATED CIRCUIT WITH A CONFIGURATION ASSEMBLY
|
|
|
Patent #:
|
|
Issue Dt:
|
04/06/2004
|
Application #:
|
09408688
|
Filing Dt:
|
09/30/1999
|
Title:
|
VERTICAL FIELD EFFECT TRANSISTOR WITH INTERNAL ANNULAR GATE AND METHOD OF PRODUCTION
|
|
|
Patent #:
|
|
Issue Dt:
|
01/14/2003
|
Application #:
|
09428582
|
Filing Dt:
|
10/28/1999
|
Title:
|
METHOD AND AN APPARATUS FOR TREATING WASTEWATER FROM A CHEMICAL-MECHANICAL POLISHING PROCESS USED IN CHIP FABRICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
02/06/2001
|
Application #:
|
09541952
|
Filing Dt:
|
04/03/2000
|
Title:
|
METHOD FOR DRAM CELL ARRANGEMENT AND METHOD FOR ITS PRODUCTION
|
|
|
Patent #:
|
|
Issue Dt:
|
04/30/2002
|
Application #:
|
09617652
|
Filing Dt:
|
07/17/2000
|
Title:
|
Semiconductor component with a number of substrate layers and at least one semiconductor chip, and method of producing the semiconductor component
|
|
|
Patent #:
|
|
Issue Dt:
|
08/21/2001
|
Application #:
|
09621433
|
Filing Dt:
|
07/21/2000
|
Title:
|
Method for fabricating stacked vias
|
|
|
Patent #:
|
|
Issue Dt:
|
03/05/2002
|
Application #:
|
09632584
|
Filing Dt:
|
08/07/2000
|
Title:
|
Olanzapine-N-oxide compositions and methods
|
|
|
Patent #:
|
|
Issue Dt:
|
09/02/2003
|
Application #:
|
09636521
|
Filing Dt:
|
08/10/2000
|
Title:
|
OPTICAL STRUCTURE AND METHOD FOR PRODUCING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
11/13/2001
|
Application #:
|
09642328
|
Filing Dt:
|
08/21/2000
|
Title:
|
METHOD FOR FABRICATING A MEMORY CELL HAVING A MOS TRANSISTOR
|
|
|
Patent #:
|
|
Issue Dt:
|
10/07/2003
|
Application #:
|
09655603
|
Filing Dt:
|
09/05/2000
|
Title:
|
MODULARLY EXPANDABLE MULT-LAYERED SEMICONDUCTOR COMPONENT
|
|
|
Patent #:
|
|
Issue Dt:
|
04/02/2002
|
Application #:
|
09668485
|
Filing Dt:
|
09/25/2000
|
Title:
|
Memory cell configuration and method for fabricating it
|
|