Total properties:
11
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
11844074
|
Filing Dt:
|
08/23/2007
|
Publication #:
|
|
Pub Dt:
|
02/26/2009
| | | | |
Title:
|
METHOD FOR FABRICATING A SEMICONDUCTOR STRUCTURE HAVING HETEROGENEOUS CRYSTALLINE ORIENTATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/19/2011
|
Application #:
|
11862865
|
Filing Dt:
|
09/27/2007
|
Publication #:
|
|
Pub Dt:
|
04/02/2009
| | | | |
Title:
|
METHOD OF FABRICATING A NITROGENATED SILICON OXIDE LAYER AND MOS DEVICE HAVING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
02/01/2011
|
Application #:
|
11959034
|
Filing Dt:
|
12/18/2007
|
Publication #:
|
|
Pub Dt:
|
06/18/2009
| | | | |
Title:
|
THIN FILM ETCHING METHOD AND SEMICONDUCTOR DEVICE FABRICATION USING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
08/09/2011
|
Application #:
|
11965415
|
Filing Dt:
|
12/27/2007
|
Publication #:
|
|
Pub Dt:
|
07/02/2009
| | | | |
Title:
|
PROCESS FOR FABRICATING A SEMICONDUCTOR DEVICE HAVING EMBEDDED EPITAXIAL REGIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/14/2010
|
Application #:
|
12030598
|
Filing Dt:
|
02/13/2008
|
Publication #:
|
|
Pub Dt:
|
08/13/2009
| | | | |
Title:
|
METHOD FOR FABRICATING DEVICE STRUCTURES HAVING A VARIATION IN ELECTRICAL CONDUCTIVITY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/27/2012
|
Application #:
|
12046151
|
Filing Dt:
|
03/11/2008
|
Publication #:
|
|
Pub Dt:
|
09/17/2009
| | | | |
Title:
|
POLISHING METHOD WITH INERT GAS INJECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/19/2010
|
Application #:
|
12057072
|
Filing Dt:
|
03/27/2008
|
Publication #:
|
|
Pub Dt:
|
10/01/2009
| | | | |
Title:
|
METHODS FOR NORMALIZING STRAIN IN A SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/24/2012
|
Application #:
|
12134860
|
Filing Dt:
|
06/06/2008
|
Publication #:
|
|
Pub Dt:
|
12/10/2009
| | | | |
Title:
|
HIGH PERFORMANCE LDMOS DEVICE HAVING ENHANCED DIELECTRIC STRAIN LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
06/07/2011
|
Application #:
|
12172756
|
Filing Dt:
|
07/14/2008
|
Publication #:
|
|
Pub Dt:
|
01/14/2010
| | | | |
Title:
|
SEMICONDUCTOR FABRICATION PROCESS INCLUDING AN SIGE REWORK METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
02/15/2011
|
Application #:
|
12271262
|
Filing Dt:
|
11/14/2008
|
Publication #:
|
|
Pub Dt:
|
05/20/2010
| | | | |
Title:
|
METHOD FOR FORMING A SHALLOW JUNCTION REGION USING DEFECT ENGINEERING AND LASER ANNEALING
|
|
|
Patent #:
|
|
Issue Dt:
|
05/06/2014
|
Application #:
|
13190805
|
Filing Dt:
|
07/26/2011
|
Publication #:
|
|
Pub Dt:
|
11/17/2011
| | | | |
Title:
|
METHOD FOR FABRICATING A SEMICONDUCTOR DEVICE HAVING AN EPITAXIAL CHANNEL AND TRANSISTOR HAVING SAME
|
|