Patent Assignment Abstract of Title
NOTE:Results display only for issued patents and published applications.
For pending or abandoned applications please consult USPTO staff.
Total Assignments:
1
|
Patent #:
|
|
Issue Dt:
|
06/18/1996
|
Application #:
|
08094346
|
Filing Dt:
|
07/21/1993
|
Inventors:
|
TETSUYA KANEKO, TAKASHI OHSAWA
|
Title:
|
SEMICONDUCTOR INTEGRATED CIRCUIT FOR GENERATING CONSTANT INTERNAL VOLTAGE
|
|
Assignment:
1
|
|
|
|
ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).
|
|
|
|
|
|
72 HORIKAWA-CHO, SAIWAI-KU |
KAWASAKI-SHI, JAPAN |
|
|
|
BANNER, BIRCH, MCKIE & BECKETT |
JOSEPH M. POTENZA |
1001 G STREET, N.W., ELEVENTH FLOOR |
WASHINGTON, D.C. 20001-4597 |
|
|
Search Results as of:
05/01/2024 10:26 AM
If you have any comments or questions concerning the data displayed,
contact
PRD / Assignments at 571-272-3350. v.2.6
Web interface last modified:
August 25, 2017 v.2.6
|