skip navigationU S P T O SealUnited States Patent and Trademark Office AOTW logo
Home|Site Index|Search|Guides|Contacts|eBusiness|eBiz alerts|News|Help
Assignments on the Web > Patent Query
Patent Assignment Details
NOTE:Results display only for issued patents and published applications. For pending or abandoned applications please consult USPTO staff.

Reel/Frame:016770/0250   Pages: 3
Recorded: 07/08/2005
Attorney Dkt #:UMI-373
Conveyance: ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).
Total properties: 1
1
Patent #:
Issue Dt:
11/20/2007
Application #:
11177563
Filing Dt:
07/08/2005
Publication #:
Pub Dt:
01/11/2007
Title:
LAYOUT AREA EFFICIENT, HIGH SPEED, DYNAMIC MULTI-INPUT EXCLUSIVE OR (XOR) AND EXCLUSIVE NOR (XNOR) LOGIC GATE CIRCUIT DESIGNS FOR INTEGRATED CIRCUIT DEVICES
Assignor
1
Exec Dt:
07/05/2005
Assignees
1
4815 LIST DRIVE, SUITE 109
COLORADO SPRINGS, COLORADO 80919
2
6-7-35 KITA-SHINAGAWA SHINAGAWA-KU
TOKYO 141-0001, JAPAN
Correspondence name and address
WILLIAM J. KUBIDA
HOGAN & HARTSON LLP
ONE TABOR CENTER
1200 17TH STREET, SUITE 1500
DENVER, CO 80202

Search Results as of: 05/14/2024 05:30 AM
If you have any comments or questions concerning the data displayed, contact PRD / Assignments at 571-272-3350. v.2.6
Web interface last modified: August 25, 2017 v.2.6
| .HOME | INDEX| SEARCH | eBUSINESS | CONTACT US | PRIVACY STATEMENT