skip navigationU S P T O SealUnited States Patent and Trademark Office AOTW logo
Home|Site Index|Search|Guides|Contacts|eBusiness|eBiz alerts|News|Help
Assignments on the Web > Patent Query
Patent Assignment Details
NOTE:Results display only for issued patents and published applications. For pending or abandoned applications please consult USPTO staff.

Reel/Frame:043062/0183   Pages: 11
Recorded: 06/29/2017
Attorney Dkt #:Q217 DRAKE MS LIEN
Conveyance: RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS).
Total properties: 75
1
Patent #:
Issue Dt:
03/13/2001
Application #:
09087654
Filing Dt:
05/30/1998
Title:
HYBRID PRODUCT TERM AND LOOK-UP TABLE-BASED PROGRAMMABLE LOGIC DEVICE WITH IMPROVED SPEED AND AREA EFFICIENCY
2
Patent #:
Issue Dt:
02/01/2005
Application #:
09436522
Filing Dt:
11/09/1999
Title:
CIRCUIT AND METHOD FOR CONTROLLING A SPREAD SPECTRUM TRANSITION
3
Patent #:
Issue Dt:
03/08/2005
Application #:
09475879
Filing Dt:
12/30/1999
Title:
PROGRAMMABLE LOGIC DEVICE
4
Patent #:
Issue Dt:
07/24/2001
Application #:
09504695
Filing Dt:
02/16/2000
Title:
Method of erasing non-volatile memory cells
5
Patent #:
Issue Dt:
01/29/2002
Application #:
09511874
Filing Dt:
02/25/2000
Title:
Variable pulse width memory programming
6
Patent #:
Issue Dt:
02/27/2001
Application #:
09556306
Filing Dt:
04/24/2000
Title:
Charge and discharge control circuit and apparatus for secondary battery
7
Patent #:
Issue Dt:
09/14/2004
Application #:
09605312
Filing Dt:
06/28/2000
Title:
CIRCUIT FOR IMPLEMENTING PRODUCT TERM INPUTS
8
Patent #:
Issue Dt:
06/07/2005
Application #:
09605503
Filing Dt:
06/28/2000
Title:
METHOD OF IMPLEMENTING LOGIC FUNCTIONS USING A LOOK-UP-TABLE
9
Patent #:
Issue Dt:
08/31/2004
Application #:
09732616
Filing Dt:
12/07/2000
Title:
INTERNAL SELF-TEST CIRCUIT FOR A MEMORY ARRAY
10
Patent #:
Issue Dt:
03/08/2005
Application #:
09732700
Filing Dt:
12/11/2000
Publication #:
Pub Dt:
01/24/2002
Title:
DATA DRIVER AND DISPLAY UTILIZING THE SAME
11
Patent #:
Issue Dt:
03/08/2005
Application #:
09733075
Filing Dt:
12/11/2000
Publication #:
Pub Dt:
10/11/2001
Title:
SEMICONDUCTOR INTEGRATED CIRCUIT FOR DRIVING LIQUID CRYSTAL PANEL
12
Patent #:
Issue Dt:
06/17/2003
Application #:
09740193
Filing Dt:
12/18/2000
Title:
HIGH VOLTAGE OUTPUT BUFFER USING LOW VOLTAGE TRANSISTORS
13
Patent #:
Issue Dt:
02/01/2005
Application #:
09747734
Filing Dt:
12/22/2000
Title:
SRAM SELF-TIMED WRITE STRESS TEST MODE
14
Patent #:
Issue Dt:
07/22/2003
Application #:
09757492
Filing Dt:
01/11/2001
Publication #:
Pub Dt:
10/11/2001
Title:
PLL SEMICONDUCTOR DEVICE WITH TESTABILITY, AND METHOD AND APPARATUS FOR TESTING SAME
15
Patent #:
Issue Dt:
11/12/2002
Application #:
09772718
Filing Dt:
01/30/2001
Title:
PARASITIC CAPACITANCE CANCELING CIRCUIT
16
Patent #:
Issue Dt:
08/27/2002
Application #:
09795854
Filing Dt:
02/28/2001
Title:
TAILORED ERASE METHOD USING HIGHER PROGRAM VT AND HIGHER NEGATIVE GATE ERASE
17
Patent #:
Issue Dt:
09/24/2002
Application #:
09796282
Filing Dt:
02/28/2001
Publication #:
Pub Dt:
10/31/2002
Title:
HIGHER PROGRAM VT AND FASTER PROGRAMMING RATES BASED ON IMPROVED ERASE METHODS
18
Patent #:
Issue Dt:
07/09/2002
Application #:
09805518
Filing Dt:
03/13/2001
Title:
HYBRID PRODUCT TERM AND LOOK-UP TABLE-BASED PROGRAMMABLE LOGIC DEVICE WITH IMPROVED SPEED AND AREA EFFICIENCY
19
Patent #:
Issue Dt:
05/28/2002
Application #:
09816108
Filing Dt:
03/26/2001
Publication #:
Pub Dt:
12/27/2001
Title:
CHARGE/DISCHARGE CONTROL CIRCUIT AND SECONDARY BATTERY
20
Patent #:
Issue Dt:
09/07/2004
Application #:
09823446
Filing Dt:
03/30/2001
Title:
WAFER CARRIER, WAFER CARRIER COMPONENTS, AND CMP SYSTEM FOR POLISHING A SEMICONDUCTOR TOPOGRAPHY
21
Patent #:
Issue Dt:
08/31/2004
Application #:
09824345
Filing Dt:
04/02/2001
Publication #:
Pub Dt:
05/02/2002
Title:
DOT-INVERSION DATA DRIVER FOR LIQUID CRYSTAL DISPLAY DEVICE
22
Patent #:
Issue Dt:
10/01/2002
Application #:
09880367
Filing Dt:
06/13/2001
Title:
METHOD OF PROGRAMMING A NON-VOLATILE MEMORY CELL USING A DRAIN BIAS
23
Patent #:
Issue Dt:
02/08/2005
Application #:
09887923
Filing Dt:
06/22/2001
Title:
NOVEL METHOD AND SYSTEM FOR INTERACTION BETWEEN A PROCESSOR AND A POWER ON RESET CIRCUIT TO DYNAMICALLY CONTROL POWER STATES IN A MICROCONTROLLER
24
Patent #:
Issue Dt:
03/15/2005
Application #:
09887955
Filing Dt:
06/22/2001
Title:
NOVEL POWER ON RESET CIRCUIT FOR A MICROCONTROLLER
25
Patent #:
Issue Dt:
02/25/2003
Application #:
09892685
Filing Dt:
06/27/2001
Title:
HIGH DENSITY FLASH EEPROM ARRAY WITH SOURCE SIDE INJECTION
26
Patent #:
Issue Dt:
02/11/2003
Application #:
09902332
Filing Dt:
07/10/2001
Title:
USING HOT CARRIER INJECTION TO CONTROL OVER-PROGRAMMING IN A NON-VOLATILE MEMORY CELL HAVING AN OXIDE-NITRIDE-OXIDE (ONO) STRUCTURE
27
Patent #:
Issue Dt:
05/20/2003
Application #:
09916925
Filing Dt:
07/27/2001
Title:
OPERATIONAL AMPLIFIER WITH EXTENDED OUTPUT VOLTAGE RANGE
28
Patent #:
Issue Dt:
05/10/2005
Application #:
09935283
Filing Dt:
08/22/2001
Title:
CIRCUIT AND METHOD FOR TESTING PHYSICAL LAYER FUNCTIONS OF A COMMUNICATION NETWORK
29
Patent #:
Issue Dt:
09/07/2004
Application #:
09966838
Filing Dt:
09/28/2001
Title:
METHOD AND APPARATUS FOR MASK AND/OR COUNTER ADDRESS REGISTERS READBACK ON THE ADRESS BUS IN SYNCHRONOUS SINGLE AND MULTI-PORT MEMORIES
30
Patent #:
Issue Dt:
05/10/2005
Application #:
09972319
Filing Dt:
10/05/2001
Title:
METHOD FOR APPLYING INSTRUCTIONS TO MICROPROCESSOR IN TEST MODE
31
Patent #:
Issue Dt:
09/07/2004
Application #:
09973767
Filing Dt:
10/11/2001
Publication #:
Pub Dt:
01/02/2003
Title:
DIFFERENTIAL SIGNAL OUTPUT APPARATUS, SEMICONDUCTOR INTEGRATED CIRCUIT APPARATUS HAVING THE DIFFERENTIAL SIGNAL OUTPUT APPARATUS, AND DIFFERENTIAL SIGNAL TRANSMISSION SYSTEM
32
Patent #:
Issue Dt:
05/31/2005
Application #:
09989761
Filing Dt:
11/19/2001
Title:
STORING OF GLOBAL PARAMETER DEFAULTS AND USING THEM OVER TWO OR MORE DESIGN PROJECTS
33
Patent #:
Issue Dt:
08/03/2004
Application #:
10013869
Filing Dt:
12/10/2001
Title:
SYSTEM AND METHOD FOR RESTORING THE MARK AND SPACE RATIO OF A CLOCKING SIGNAL OUTPUT FROM AN OSCILLATOR
34
Patent #:
Issue Dt:
12/07/2004
Application #:
10022798
Filing Dt:
12/20/2001
Publication #:
Pub Dt:
06/26/2003
Title:
MONOS DEVICE HAVING BURIED METAL SILICIDE BIT LINE
35
Patent #:
Issue Dt:
12/10/2002
Application #:
10022880
Filing Dt:
12/13/2001
Title:
MASTER/SLAVE METHOD FOR A ZQ-CIRCUITRY IN MULTIPLE DIE DEVICES
36
Patent #:
Issue Dt:
05/25/2004
Application #:
10032646
Filing Dt:
12/27/2001
Title:
PLANAR TRANSISTOR STRUCTURE USING ISOLATION IMPLANTS FOR IMPROVED VSS RESISTANCE AND FOR PROCESS SIMPLIFICATION
37
Patent #:
Issue Dt:
01/06/2004
Application #:
10041594
Filing Dt:
01/10/2002
Publication #:
Pub Dt:
09/05/2002
Title:
OVERVOLTAGE-PROTECTIVE DEVICE FOR POWER SYSTEM, AC/DC CONVERTER AND DC/DC CONVERTER CONSTITUTING THE POWER SYSTEM
38
Patent #:
Issue Dt:
09/14/2004
Application #:
10061914
Filing Dt:
02/01/2002
Title:
DYNAMIC SWAPPING OF MEMORY BANK BASE ADDRESSES
39
Patent #:
Issue Dt:
01/06/2004
Application #:
10088605
Filing Dt:
03/19/2002
Title:
FREQUENCY MEASUREMENT CIRCUIT
40
Patent #:
Issue Dt:
08/24/2004
Application #:
10096338
Filing Dt:
03/11/2002
Publication #:
Pub Dt:
09/11/2003
Title:
SYSTEM FOR SETTING MEMORY VOLTAGE THRESHOLD
41
Patent #:
Issue Dt:
11/04/2003
Application #:
10097912
Filing Dt:
03/13/2002
Title:
USE OF HIGH-K DIELECTRIC MATERIAL IN MODIFIED ONO STRUCTURE FOR SEMICONDUCTOR DEVICES
42
Patent #:
Issue Dt:
11/30/2004
Application #:
10102256
Filing Dt:
03/19/2002
Title:
ARCHITECTURE FOR PROGRAMMABLE ON-CHIP TERMINATION
43
Patent #:
Issue Dt:
04/19/2005
Application #:
10134751
Filing Dt:
04/30/2002
Publication #:
Pub Dt:
05/29/2003
Title:
DC/DC CONVERTER CONTROL CIRCUIT AND DC/DC CONVERTER SYSTEM WITH POWER SAVING MODE IN ACCORDANCE WITH AN EXTERNAL CONTROL SIGNAL
44
Patent #:
Issue Dt:
03/23/2004
Application #:
10136111
Filing Dt:
05/01/2002
Title:
PROGRAMMABLE ON-CHIP TERMINATION DEVICE
45
Patent #:
Issue Dt:
09/28/2004
Application #:
10136173
Filing Dt:
05/01/2002
Publication #:
Pub Dt:
11/06/2003
Title:
SYSTEM AND METHOD FOR MULTI-BIT FLASH READS USING DUAL DYNAMIC REFERENCES
46
Patent #:
Issue Dt:
07/08/2003
Application #:
10173262
Filing Dt:
06/17/2002
Title:
HIGHER PROGRAM VT AND FASTER PROGRAMMING RATES BASED ON IMPROVED ERASE METHODS
47
Patent #:
Issue Dt:
08/31/2004
Application #:
10179723
Filing Dt:
06/25/2002
Title:
PROCESS TO IMPROVE THE VSS LINE FORMATION FOR HIGH DENSITY FLASH MEMORY AND RELATED STRUCTURE ASSOCIATED THEREWITH
48
Patent #:
Issue Dt:
09/28/2004
Application #:
10244369
Filing Dt:
09/16/2002
Title:
METHODS FOR FABRICATING AND PLANARIZING DUAL POLY SCALABLE SONOS FLASH MEMORY
49
Patent #:
Issue Dt:
01/11/2005
Application #:
10256680
Filing Dt:
09/26/2002
Title:
HOT-PLUGGABLE OVER-VOLTAGE TOLERANT INPUT/OUTPUT CIRCUIT
50
Patent #:
Issue Dt:
02/22/2005
Application #:
10256746
Filing Dt:
09/27/2002
Title:
BELLOWS ZOOM MICROSCOPE
51
Patent #:
Issue Dt:
02/22/2005
Application #:
10264387
Filing Dt:
10/04/2002
Title:
GROUND STRUCTURE FOR PAGE READ AND PAGE WRITE FOR FLASH MEMORY
52
Patent #:
Issue Dt:
03/15/2005
Application #:
10278902
Filing Dt:
10/24/2002
Publication #:
Pub Dt:
05/29/2003
Title:
RECEIVING CIRCUIT
53
Patent #:
Issue Dt:
03/01/2005
Application #:
10281601
Filing Dt:
10/28/2002
Title:
MRAM DATA LINE CONFIGURATION AND METHOD OF OPERATION
54
Patent #:
Issue Dt:
08/10/2004
Application #:
10290841
Filing Dt:
11/08/2002
Title:
FURNACE SYSTEM AND METHOD FOR SELECTIVELY OXIDIZING A SIDEWALL SURFACE OF A GATE CONDUCTOR BY OXIDIZING A SILICON SIDEWALL IN LIEU OF A REFRACTORY METAL SIDEWALL
55
Patent #:
Issue Dt:
09/30/2003
Application #:
10306080
Filing Dt:
11/26/2002
Title:
MEMORY CIRCUIT FOR SUPPRESSING BIT LINE CURRENT LEAKAGE
56
Patent #:
Issue Dt:
12/02/2003
Application #:
10306364
Filing Dt:
11/27/2002
Title:
MASTER/SLAVE METHOD FOR A ZQ-CIRCUITRY IN MULTIPLE DIE DEVICES
57
Patent #:
Issue Dt:
09/21/2004
Application #:
10324989
Filing Dt:
12/20/2002
Title:
METHOD FOR AND STRUCTURE FORMED FROM FABRICATING A RELATIVELY DEEP ISOLATION STRUCTURE
58
Patent #:
Issue Dt:
06/14/2005
Application #:
10331938
Filing Dt:
12/30/2002
Title:
TREATMENT OF DIELECTRIC MATERIAL TO ENHANCE ETCH RATE
59
Patent #:
Issue Dt:
02/24/2004
Application #:
10345352
Filing Dt:
01/16/2003
Publication #:
Pub Dt:
08/14/2003
Title:
DC-DC CONVERTER, DUTY-RATIO SETTING CIRCUIT AND ELECTRIC APPLIANCE USING THEM
60
Patent #:
Issue Dt:
04/12/2005
Application #:
10369496
Filing Dt:
02/21/2003
Publication #:
Pub Dt:
01/15/2004
Title:
THRESHOLD VOLTAGE ADJUSTMENT METHOD OF NON-VOLATILE SEMICONDUCTOR MEMORY DEVICE AND NON-VOLATILE SEMICONDUCTOR MEMORY DEVICE
61
Patent #:
Issue Dt:
02/08/2005
Application #:
10443105
Filing Dt:
05/22/2003
Publication #:
Pub Dt:
12/04/2003
Title:
PLL CIRCUIT INCLUDING A VOLTAGE OSCILLATOR AND A METHOD FOR CONTROLLING A VOLTAGE CONTROLLED OSCILLATOR
62
Patent #:
Issue Dt:
04/05/2005
Application #:
10452149
Filing Dt:
06/03/2003
Publication #:
Pub Dt:
10/30/2003
Title:
PLL SEMICONDUCTOR DEVICE WITH TESTABILITY, AND METHOD AND APPARATUS FOR TESTING SAME
63
Patent #:
Issue Dt:
03/01/2005
Application #:
10459102
Filing Dt:
06/11/2003
Title:
MEMORY DEVICE HAVING A THIN TOP DIELECTRIC AND METHOD OF ERASING SAME
64
Patent #:
Issue Dt:
05/17/2005
Application #:
10460278
Filing Dt:
06/12/2003
Title:
STRUCTURE AND METHOD FOR PREVENTING UV RADIATION DAMAGE IN A MEMORY CELL AND IMPROVING CONTACT CD CONTROL
65
Patent #:
Issue Dt:
05/24/2005
Application #:
10636162
Filing Dt:
08/07/2003
Title:
TEST STRUCTURE FOR DETERMINING ELECTROMIGRATION AND INTERLAYER DIELECTRIC FAILURE
66
Patent #:
Issue Dt:
07/12/2005
Application #:
10700454
Filing Dt:
11/05/2003
Publication #:
Pub Dt:
05/27/2004
Title:
FREQUENCY MEASUREMENT CIRCUIT
67
Patent #:
Issue Dt:
05/17/2005
Application #:
10716230
Filing Dt:
11/18/2003
Title:
DUAL CELL MEMORY DEVICE HAVING A TOP DIELECTRIC STACK
68
Patent #:
Issue Dt:
03/29/2005
Application #:
10755430
Filing Dt:
01/12/2004
Title:
NARROW BITLINE USING SAFIER FOR MIRRORBIT
69
Patent #:
Issue Dt:
11/09/2010
Application #:
10854781
Filing Dt:
05/27/2004
Title:
CHARGE/DISCHARGE CONTROL CIRCUIT AND SECONDARY BATTERY
70
Patent #:
Issue Dt:
12/21/2004
Application #:
10863673
Filing Dt:
06/08/2004
Title:
MEMORY DEVICE AND METHODS OF USING NEGATIVE GATE STRESS TO CORRECT OVER-ERASED MEMORY CELLS
71
Patent #:
Issue Dt:
05/17/2005
Application #:
10885944
Filing Dt:
07/07/2004
Title:
CUS FORMATION BY ANODIC SULFIDE PASSIVATION OF COPPER SURFACE
72
Patent #:
Issue Dt:
04/26/2005
Application #:
10896967
Filing Dt:
07/23/2004
Publication #:
Pub Dt:
12/23/2004
Title:
SIGNAL DETECTION APPARATUS, SIGNAL DETECTION METHOD, SIGNAL TRANSMISSION SYSTEM, AND COMPUTER READABLE PROGRAM TO EXECUTE SIGNAL TRANSMISSION
73
Patent #:
Issue Dt:
12/02/2008
Application #:
10930856
Filing Dt:
09/01/2004
Publication #:
Pub Dt:
02/03/2005
Title:
SEMICONDUCTOR INTEGRATED CIRCUIT FOR DRIVING LIQUID CRYSTAL PANEL
74
Patent #:
Issue Dt:
09/05/2006
Application #:
10933588
Filing Dt:
09/03/2004
Title:
SYSTEM AND METHOD FOR MULTI-BIT FLASH READS USING DUAL DYNAMIC REFERENCES
75
Patent #:
Issue Dt:
04/20/2010
Application #:
10954754
Filing Dt:
10/01/2004
Publication #:
Pub Dt:
12/15/2005
Title:
CHARGE CONTROL THAT KEEPS CONSTANT INPUT VOLTAGE SUPPLIED TO BATTERY PACK
Assignor
1
Exec Dt:
06/28/2017
Assignee
1
198 CHAMPION COURT
SAN JOSE, CALIFORNIA 95134-1709
Correspondence name and address
CYPRESS SEMICONDUCTOR CORPORATION
198 CHAMPION COURT
SAN JOSE, CA 95134-1709

Search Results as of: 05/17/2024 08:46 PM
If you have any comments or questions concerning the data displayed, contact PRD / Assignments at 571-272-3350. v.2.6
Web interface last modified: August 25, 2017 v.2.6
| .HOME | INDEX| SEARCH | eBUSINESS | CONTACT US | PRIVACY STATEMENT